/* * This program source code file is part of KiCad, a free EDA CAD application. * * Copyright (C) 2020 KiCad Developers, see change_log.txt for contributors. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License * as published by the Free Software Foundation; either version 2 * of the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, you may find one here: * http://www.gnu.org/licenses/old-licenses/gpl-2.0.html * or you may search the http://www.gnu.org website for the version 2 license, * or you may write to the Free Software Foundation, Inc., * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA */ #include #include #include #include #include /* * Rule tokens: * disallow * constraint * condition * * Disallow types: * track * via * micro_via * blind_via * pad * zone * text * graphic * hole * * Constraint types: * clearance * annulus_width * track_width * hole * * * (rule "HV" (constraint clearance (min 200))) * (rule "HV_external" (constraint clearance (min 400))) * (rule "HV2HV" (constraint clearance (min 200))) * (rule "HV2HV_external" (constraint clearance (min 500))) * (rule "pad2padHV" (constraint clearance (min 500))) * * (rule "signal" (constraint clearance (min 20))) * (rule "neckdown" (constraint clearance (min 15))) * * (rule "disallowMicrovias" (disallow micro_via)) */ DRC_RULE* GetRule( const BOARD_ITEM* aItem, const BOARD_ITEM* bItem, int aConstraint ) { // JEY TODO: the bulk of this will be replaced by Tom's expression evaluator BOARD* board = aItem->GetBoard(); if( !board ) return nullptr; NETCLASS* aNetclass = nullptr; NETCLASS* bNetclass = nullptr; if( aItem->IsConnected() ) aNetclass = static_cast( aItem )->GetEffectiveNetclass(); if( bItem && bItem->IsConnected() ) bNetclass = static_cast( bItem )->GetEffectiveNetclass(); for( DRC_SELECTOR* candidate : board->GetDesignSettings().m_DRCRuleSelectors ) { if( candidate->m_MatchNetclasses.size() == 2 ) { if( !bItem ) continue; NETCLASS* firstNetclass = candidate->m_MatchNetclasses[0].get(); NETCLASS* secondNetclass = candidate->m_MatchNetclasses[1].get(); if( !( aNetclass == firstNetclass && bNetclass == secondNetclass ) && !( aNetclass == secondNetclass && bNetclass == firstNetclass ) ) { continue; } } else if( candidate->m_MatchNetclasses.size() == 1 ) { NETCLASS* matchNetclass = candidate->m_MatchNetclasses[0].get(); if( matchNetclass != aNetclass && !( bItem && matchNetclass == bNetclass ) ) continue; } if( candidate->m_MatchTypes.size() == 2 ) { if( !bItem ) continue; KICAD_T firstType[2] = { candidate->m_MatchTypes[0], EOT }; KICAD_T secondType[2] = { candidate->m_MatchTypes[1], EOT }; if( !( aItem->IsType( firstType ) && bItem->IsType( secondType ) ) && !( aItem->IsType( secondType ) && bItem->IsType( firstType ) ) ) { continue; } } else if( candidate->m_MatchTypes.size() == 1 ) { KICAD_T matchType[2] = { candidate->m_MatchTypes[0], EOT }; if( !aItem->IsType( matchType ) && !( bItem && bItem->IsType( matchType ) ) ) continue; } if( candidate->m_MatchLayers.size() ) { PCB_LAYER_ID matchLayer = candidate->m_MatchLayers[0]; if( !aItem->GetLayerSet().test( matchLayer ) ) continue; } if( candidate->m_MatchAreas.size() ) { if( candidate->m_MatchAreas[0] == "$board" ) { // matches everything } else { // TODO: area/room matches... } } // All tests done; if we're still here then it matches if( ( candidate->m_Rule->m_ConstraintFlags & aConstraint ) > 0 ) return candidate->m_Rule; } return nullptr; }