blackmagic/hardware/blackmagic.sch

4162 lines
80 KiB
Plaintext
Raw Normal View History

2011-02-06 02:23:52 +00:00
v 20100214 2
C 51600 50700 1 0 0 EMBEDDED3.3V-plus-1.sym
[
T 51900 50700 8 8 0 0 0 0 1
net=+3.3V:1
T 51675 50950 9 8 1 0 0 0 1
+3.3V
L 51650 50900 51950 50900 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 51800 50700 51800 50900 1 0 0
{
T 51850 50750 5 6 0 1 0 0 1
pinnumber=1
T 51850 50750 5 6 0 0 0 0 1
pinseq=1
T 51850 50750 5 6 0 1 0 0 1
pinlabel=1
T 51850 50750 5 6 0 1 0 0 1
pintype=pwr
}
]
C 41900 54200 1 0 0 EMBEDDED5V-plus-1.sym
[
T 42200 54200 8 8 0 0 0 0 1
net=+5V:1
T 41975 54450 9 8 1 0 0 0 1
+5V
L 41950 54400 42250 54400 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 42100 54200 42100 54400 1 0 0
{
T 42150 54250 5 6 0 1 0 0 1
pinnumber=1
T 42150 54250 5 6 0 0 0 0 1
pinseq=1
T 42150 54250 5 6 0 1 0 0 1
pinlabel=1
T 42150 54250 5 6 0 1 0 0 1
pintype=pwr
}
]
C 42600 53300 1 0 0 EMBEDDEDUSBLC6-2.sym
[
T 43000 54150 9 8 1 0 0 0 1
USBLC6-2
T 43000 54950 5 10 0 0 0 0 1
description=Very low capacitance ESD protection
T 43000 54550 5 10 0 0 0 0 1
numslots=0
T 43000 54750 5 10 0 0 0 0 1
footprint=SOT666
T 44100 54200 8 10 0 1 0 6 1
refdes=U?
P 44300 53900 44000 53900 1 0 0
2011-02-06 02:23:52 +00:00
{
T 44100 53950 5 8 1 1 0 0 1
pinnumber=6
T 44100 53850 5 8 0 1 0 2 1
pinseq=6
T 43950 53900 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pintype=io
T 43950 53900 9 8 1 1 0 7 1
2011-02-06 02:23:52 +00:00
pinlabel=IO1
}
P 44300 53700 44000 53700 1 0 0
2011-02-06 02:23:52 +00:00
{
T 44100 53750 5 8 1 1 0 0 1
pinnumber=5
T 44100 53650 5 8 0 1 0 2 1
pinseq=5
T 43950 53700 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 43950 53700 9 8 1 1 0 7 1
pinlabel=VBUS
2011-02-06 02:23:52 +00:00
}
2011-02-06 03:19:57 +00:00
P 44300 53500 44000 53500 1 0 0
2011-02-06 02:23:52 +00:00
{
2011-02-06 03:19:57 +00:00
T 44100 53550 5 8 1 1 0 0 1
pinnumber=4
T 44100 53450 5 8 0 1 0 2 1
pinseq=4
T 43950 53500 5 8 0 1 0 8 1
pintype=io
T 43950 53500 9 8 1 1 0 7 1
pinlabel=IO2
}
P 43000 53500 42700 53500 1 0 1
2011-02-06 03:19:57 +00:00
{
T 42900 53550 5 8 1 1 0 6 1
pinnumber=3
T 42900 53450 5 8 0 1 0 8 1
pinseq=3
T 43050 53500 5 8 0 1 0 2 1
pintype=io
T 43050 53500 9 8 1 1 0 1 1
pinlabel=IO2
}
P 43000 53700 42700 53700 1 0 1
{
T 42900 53750 5 8 1 1 0 6 1
pinnumber=2
T 42900 53650 5 8 0 1 0 8 1
pinseq=2
T 43050 53700 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 43050 53700 9 8 1 1 0 1 1
pinlabel=GND
2011-02-06 02:23:52 +00:00
}
P 43000 53900 42700 53900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42900 53950 5 8 1 1 0 6 1
pinnumber=1
T 42900 53850 5 8 0 1 0 8 1
pinseq=1
T 43050 53900 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=io
T 43050 53900 9 8 1 1 0 1 1
2011-02-06 02:23:52 +00:00
pinlabel=IO1
}
T 43000 54350 5 10 0 0 0 0 1
device=USBLC6-2
B 43000 53300 1000 800 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
2011-02-06 02:23:52 +00:00
]
{
T 43000 54350 5 10 0 0 0 0 1
device=USBLC6-2
T 44000 54200 5 10 1 1 0 6 1
refdes=U2
T 43000 54750 5 10 0 0 0 0 1
footprint=SOT666
T 42600 53300 5 10 0 0 0 0 1
value=USBLC6-2
}
N 40300 54000 40100 54000 4
N 40100 54000 40100 53000 4
C 40000 52700 1 0 0 EMBEDDEDgnd-1.sym
[
T 40300 52750 8 10 0 0 0 0 1
net=GND:1
L 40080 52710 40120 52710 3 0 0 0 -1 -1
L 40055 52750 40145 52750 3 0 0 0 -1 -1
L 40000 52800 40200 52800 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 40100 52800 40100 53000 1 0 1
{
T 40158 52861 5 4 0 1 0 0 1
pinnumber=1
T 40158 52861 5 4 0 0 0 0 1
pinseq=1
T 40158 52861 5 4 0 1 0 0 1
pinlabel=1
T 40158 52861 5 4 0 1 0 0 1
pintype=pwr
}
]
N 40300 53800 40100 53800 4
N 40300 53400 40100 53400 4
N 40300 53200 40100 53200 4
C 42000 52700 1 0 0 EMBEDDEDgnd-1.sym
[
T 42300 52750 8 10 0 0 0 0 1
net=GND:1
L 42080 52710 42120 52710 3 0 0 0 -1 -1
L 42055 52750 42145 52750 3 0 0 0 -1 -1
L 42000 52800 42200 52800 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 42100 52800 42100 53000 1 0 1
{
T 42158 52861 5 4 0 1 0 0 1
pinnumber=1
T 42158 52861 5 4 0 0 0 0 1
pinseq=1
T 42158 52861 5 4 0 1 0 0 1
pinlabel=1
T 42158 52861 5 4 0 1 0 0 1
pintype=pwr
}
]
N 41900 53200 42100 53200 4
N 42100 53200 42100 53000 4
N 41900 54000 42100 54000 4
N 42100 54000 42100 54200 4
N 42700 53700 42500 53700 4
N 42500 53700 42500 53000 4
C 42400 52700 1 0 0 EMBEDDEDgnd-1.sym
[
T 42700 52750 8 10 0 0 0 0 1
net=GND:1
L 42480 52710 42520 52710 3 0 0 0 -1 -1
L 42455 52750 42545 52750 3 0 0 0 -1 -1
L 42400 52800 42600 52800 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 42500 52800 42500 53000 1 0 1
{
T 42558 52861 5 4 0 1 0 0 1
pinnumber=1
T 42558 52861 5 4 0 0 0 0 1
pinseq=1
T 42558 52861 5 4 0 1 0 0 1
pinlabel=1
T 42558 52861 5 4 0 1 0 0 1
pintype=pwr
}
]
N 41900 53600 42200 53600 4
N 42200 53600 42200 53500 4
N 42200 53500 42700 53500 4
N 41900 53800 42200 53800 4
N 42200 53800 42200 53900 4
N 42200 53900 42700 53900 4
C 44300 54100 1 0 0 EMBEDDED5V-plus-1.sym
[
T 44600 54100 8 8 0 0 0 0 1
net=+5V:1
T 44375 54350 9 8 1 0 0 0 1
+5V
L 44350 54300 44650 54300 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 44500 54100 44500 54300 1 0 0
{
T 44550 54150 5 6 0 1 0 0 1
pinnumber=1
T 44550 54150 5 6 0 0 0 0 1
pinseq=1
T 44550 54150 5 6 0 1 0 0 1
pinlabel=1
T 44550 54150 5 6 0 1 0 0 1
pintype=pwr
}
]
N 44300 53700 44500 53700 4
N 44500 53700 44500 54100 4
N 45200 53900 45600 53900 4
{
T 45700 53900 5 10 1 1 0 1 1
netname=USB_DM
}
C 54600 50700 1 180 1 EMBEDDEDheader20.sym
[
L 54900 48800 55300 48800 3 0 0 0 -1 -1
L 54900 49000 55300 49000 3 0 0 0 -1 -1
L 54900 49200 55300 49200 3 0 0 0 -1 -1
L 54900 49400 55300 49400 3 0 0 0 -1 -1
L 54900 49600 55300 49600 3 0 0 0 -1 -1
L 54900 49800 55300 49800 3 0 0 0 -1 -1
L 54900 50000 55300 50000 3 0 0 0 -1 -1
L 54900 50200 55300 50200 3 0 0 0 -1 -1
L 54900 50400 55300 50400 3 0 0 0 -1 -1
L 55100 48600 55100 50600 3 0 0 0 -1 -1
P 55300 50500 55600 50500 1 0 1
2011-02-06 02:23:52 +00:00
{
T 55400 50450 5 8 1 1 180 6 1
pinnumber=20
T 55400 50450 5 8 0 0 180 6 1
pinseq=20
T 55400 50450 5 8 0 1 180 6 1
pinlabel=20
T 55400 50450 5 8 0 1 180 6 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 54900 50500 54600 50500 1 0 1
2011-02-06 02:23:52 +00:00
{
T 54832 50450 5 8 1 1 180 0 1
pinnumber=19
T 54832 50450 5 8 0 0 180 0 1
pinseq=19
T 54832 50450 5 8 0 1 180 0 1
pinlabel=19
T 54832 50450 5 8 0 1 180 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55300 50300 55600 50300 1 0 1
2011-02-06 02:23:52 +00:00
{
T 55400 50250 5 8 1 1 180 6 1
pinnumber=18
T 55400 50250 5 8 0 0 180 6 1
pinseq=18
T 55400 50250 5 8 0 1 180 6 1
pinlabel=18
T 55400 50250 5 8 0 1 180 6 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 54900 50300 54600 50300 1 0 1
2011-02-06 02:23:52 +00:00
{
T 54806 50250 5 8 1 1 180 0 1
pinnumber=17
T 54806 50250 5 8 0 0 180 0 1
pinseq=17
T 54806 50250 5 8 0 1 180 0 1
pinlabel=17
T 54806 50250 5 8 0 1 180 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55300 50100 55600 50100 1 0 1
2011-02-06 02:23:52 +00:00
{
T 55400 50050 5 8 1 1 180 6 1
pinnumber=16
T 55400 50050 5 8 0 0 180 6 1
pinseq=16
T 55400 50050 5 8 0 1 180 6 1
pinlabel=16
T 55400 50050 5 8 0 1 180 6 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 54900 50100 54600 50100 1 0 1
2011-02-06 02:23:52 +00:00
{
T 54806 50050 5 8 1 1 180 0 1
pinnumber=15
T 54806 50050 5 8 0 0 180 0 1
pinseq=15
T 54806 50050 5 8 0 1 180 0 1
pinlabel=15
T 54806 50050 5 8 0 1 180 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55300 49900 55600 49900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 55400 49850 5 8 1 1 180 6 1
pinnumber=14
T 55400 49850 5 8 0 0 180 6 1
pinseq=14
T 55400 49850 5 8 0 1 180 6 1
pinlabel=14
T 55400 49850 5 8 0 1 180 6 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 54900 49900 54600 49900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 54806 49850 5 8 1 1 180 0 1
pinnumber=13
T 54806 49850 5 8 0 0 180 0 1
pinseq=13
T 54806 49850 5 8 0 1 180 0 1
pinlabel=13
T 54806 49850 5 8 0 1 180 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55300 49700 55600 49700 1 0 1
2011-02-06 02:23:52 +00:00
{
T 55400 49650 5 8 1 1 180 6 1
pinnumber=12
T 55400 49650 5 8 0 0 180 6 1
pinseq=12
T 55400 49650 5 8 0 1 180 6 1
pinlabel=12
T 55400 49650 5 8 0 1 180 6 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
2011-02-06 03:19:57 +00:00
P 54900 49700 54600 49700 1 0 1
2011-02-06 02:23:52 +00:00
{
2011-02-06 03:19:57 +00:00
T 54822 49650 5 8 1 1 180 0 1
pinnumber=11
T 54822 49650 5 8 0 0 180 0 1
pinseq=11
T 54822 49650 5 8 0 1 180 0 1
pinlabel=11
T 54822 49650 5 8 0 1 180 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55300 49500 55600 49500 1 0 1
2011-02-06 02:23:52 +00:00
{
T 55400 49450 5 8 1 1 180 6 1
pinnumber=10
T 55400 49450 5 8 0 0 180 6 1
pinseq=10
T 55400 49450 5 8 0 1 180 6 1
pinlabel=10
T 55400 49450 5 8 0 1 180 6 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 54900 49500 54600 49500 1 0 1
2011-02-06 02:23:52 +00:00
{
T 54796 49450 5 8 1 1 180 0 1
pinnumber=9
T 54796 49450 5 8 0 0 180 0 1
pinseq=9
T 54796 49450 5 8 0 1 180 0 1
pinlabel=9
T 54796 49450 5 8 0 1 180 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55300 49300 55600 49300 1 0 1
2011-02-06 02:23:52 +00:00
{
T 55400 49250 5 8 1 1 180 6 1
pinnumber=8
T 55400 49250 5 8 0 0 180 6 1
pinseq=8
T 55400 49250 5 8 0 1 180 6 1
pinlabel=8
T 55400 49250 5 8 0 1 180 6 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 54900 49300 54600 49300 1 0 1
2011-02-06 02:23:52 +00:00
{
T 54820 49250 5 8 1 1 180 0 1
pinnumber=7
T 54820 49250 5 8 0 0 180 0 1
pinseq=7
T 54820 49250 5 8 0 1 180 0 1
pinlabel=7
T 54820 49250 5 8 0 1 180 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55300 49100 55600 49100 1 0 1
2011-02-06 02:23:52 +00:00
{
T 55400 49050 5 8 1 1 180 6 1
pinnumber=6
T 55400 49050 5 8 0 0 180 6 1
pinseq=6
T 55400 49050 5 8 0 1 180 6 1
pinlabel=6
T 55400 49050 5 8 0 1 180 6 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 54900 49100 54600 49100 1 0 1
2011-02-06 02:23:52 +00:00
{
T 54820 49050 5 8 1 1 180 0 1
pinnumber=5
T 54820 49050 5 8 0 0 180 0 1
pinseq=5
T 54820 49050 5 8 0 1 180 0 1
pinlabel=5
T 54820 49050 5 8 0 1 180 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55300 48900 55600 48900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 55400 48850 5 8 1 1 180 6 1
pinnumber=4
T 55400 48850 5 8 0 0 180 6 1
pinseq=4
T 55400 48850 5 8 0 1 180 6 1
pinlabel=4
T 55400 48850 5 8 0 1 180 6 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 54900 48900 54600 48900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 54820 48850 5 8 1 1 180 0 1
pinnumber=3
T 54820 48850 5 8 0 0 180 0 1
pinseq=3
T 54820 48850 5 8 0 1 180 0 1
pinlabel=3
T 54820 48850 5 8 0 1 180 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55300 48700 55600 48700 1 0 1
2011-02-06 03:19:57 +00:00
{
T 55400 48650 5 8 1 1 180 6 1
pinnumber=2
T 55400 48650 5 8 0 0 180 6 1
pinseq=2
T 55400 48650 5 8 0 1 180 6 1
pinlabel=2
T 55400 48650 5 8 0 1 180 6 1
2011-02-06 03:19:57 +00:00
pintype=pas
}
P 54900 48700 54600 48700 1 0 1
{
T 54836 48650 5 8 1 1 180 0 1
pinnumber=1
T 54836 48650 5 8 0 0 180 0 1
pinseq=1
T 54836 48650 5 8 0 1 180 0 1
pinlabel=1
T 54836 48650 5 8 0 1 180 0 1
pintype=pas
}
T 54900 48500 2 10 0 1 180 6 1
refdes=U?
T 54900 48350 5 10 0 0 180 6 1
device=HEADER20
B 54900 48600 400 2000 3 0 0 0 -1 -1 0 0 -1 -1 -1 -1
2011-02-06 02:23:52 +00:00
]
{
T 54900 48350 5 10 0 0 180 6 1
device=HEADER20
T 55000 48500 5 10 1 1 180 6 1
refdes=J1
T 54600 50700 5 10 0 0 0 0 1
value=Box Right Angle
T 54600 50700 5 10 0 0 0 0 1
footprint=HEADER20
}
N 53800 50300 54200 50300 4
N 54200 48700 54200 50500 4
N 55600 50500 56000 50500 4
N 56000 50500 56000 48700 4
C 55900 48400 1 0 0 EMBEDDEDgnd-1.sym
[
T 56200 48450 8 10 0 0 0 0 1
net=GND:1
L 55980 48410 56020 48410 3 0 0 0 -1 -1
L 55955 48450 56045 48450 3 0 0 0 -1 -1
L 55900 48500 56100 48500 3 0 0 0 -1 -1
P 56000 48500 56000 48700 1 0 1
{
T 56058 48561 5 4 0 1 0 0 1
pinnumber=1
2011-02-06 02:23:52 +00:00
T 56058 48561 5 4 0 0 0 0 1
pinseq=1
T 56058 48561 5 4 0 1 0 0 1
pinlabel=1
T 56058 48561 5 4 0 1 0 0 1
pintype=pwr
}
]
N 55600 50300 56000 50300 4
N 55600 50100 56000 50100 4
N 55600 49900 56000 49900 4
N 55600 49700 56000 49700 4
N 55600 49500 56000 49500 4
N 55600 49300 56400 49300 4
{
T 56500 49300 5 10 1 1 0 1 1
netname=BOOT0
}
N 55600 49100 56400 49100 4
{
T 56500 49100 5 10 1 1 0 1 1
netname=U1TX
}
N 55600 48900 56400 48900 4
{
T 56500 48900 5 10 1 1 0 1 1
netname=U1RX
}
N 54600 50100 53800 50100 4
N 54600 49900 53800 49900 4
N 54600 49500 53800 49500 4
N 54600 49300 53800 49300 4
N 54600 49100 53800 49100 4
C 51700 48200 1 0 0 EMBEDDEDgnd-1.sym
[
T 52000 48250 8 10 0 0 0 0 1
net=GND:1
L 51780 48210 51820 48210 3 0 0 0 -1 -1
L 51755 48250 51845 48250 3 0 0 0 -1 -1
L 51700 48300 51900 48300 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 51800 48300 51800 48500 1 0 1
{
T 51858 48361 5 4 0 1 0 0 1
pinnumber=1
T 51858 48361 5 4 0 0 0 0 1
pinseq=1
T 51858 48361 5 4 0 1 0 0 1
pinlabel=1
T 51858 48361 5 4 0 1 0 0 1
pintype=pwr
}
]
N 52000 48700 51800 48700 4
N 51600 49300 52000 49300 4
{
T 51500 49300 5 10 1 1 0 7 1
netname=xTMS
}
N 51800 48500 51800 49700 4
N 52000 49100 51600 49100 4
{
T 51500 49100 5 10 1 1 0 7 1
netname=xTDI
}
N 51800 50700 51800 50300 4
N 51800 50300 52000 50300 4
N 52000 49500 51600 49500 4
{
T 51500 49500 5 10 1 1 0 7 1
netname=xTCK
}
N 52000 49900 51600 49900 4
{
T 51500 49900 5 10 1 1 0 7 1
netname=xTDO
}
N 52000 48900 51600 48900 4
{
T 51500 48900 5 10 1 1 0 7 1
netname=xnTRST
}
N 52000 50100 51600 50100 4
{
T 51500 50100 5 10 1 1 0 7 1
netname=xnSRST
}
C 49800 53300 1 0 0 EMBEDDEDNCP1117.sym
[
T 51400 54400 5 10 0 0 0 0 1
footprint=SOT223
T 51400 54200 5 10 0 0 0 0 1
net=GND:1
T 51400 54600 5 10 0 0 0 0 1
pins=3
T 51200 54300 8 10 0 1 0 6 1
refdes=U?
P 51100 53900 51400 53900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 51230 53950 5 8 1 1 0 0 1
pinnumber=4
T 51230 53950 5 8 0 0 0 0 1
pinseq=4
2011-02-06 02:23:52 +00:00
}
P 50600 53300 50600 53600 1 0 0
{
T 50500 53400 5 8 1 1 0 0 1
pinnumber=1
T 50500 53400 5 8 0 0 0 0 1
pinseq=1
}
P 50100 53900 49800 53900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 49900 53950 5 8 1 1 0 0 1
pinnumber=3
T 49900 53950 5 8 0 0 0 0 1
pinseq=3
2011-02-06 02:23:52 +00:00
}
T 50456 53701 9 8 1 0 0 0 1
GND
T 51400 54800 5 10 0 0 0 0 1
device=NCP1117
B 50100 53600 1000 600 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 50600 54300 9 8 1 0 0 3 1
NCP1117
T 50748 53900 9 8 1 0 0 0 1
OUT
T 50200 53900 9 8 1 0 0 0 1
IN
2011-02-06 02:23:52 +00:00
]
{
T 51200 55000 5 10 0 0 0 0 1
device=NCP1117
T 51200 54300 5 10 1 1 0 6 1
refdes=U3
T 51200 54600 5 10 0 0 0 0 1
footprint=SOT223
T 49600 53500 5 10 0 0 0 0 1
net=VDD:4
T 49800 53300 5 10 0 0 0 0 1
value=NCP1117ST33T3G
}
C 48600 53900 1 0 0 EMBEDDED5V-plus-1.sym
[
T 48900 53900 8 8 0 0 0 0 1
net=+5V:1
T 48675 54150 9 8 1 0 0 0 1
+5V
L 48650 54100 48950 54100 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 48800 53900 48800 54100 1 0 0
{
T 48850 53950 5 6 0 1 0 0 1
pinnumber=1
T 48850 53950 5 6 0 0 0 0 1
pinseq=1
T 48850 53950 5 6 0 1 0 0 1
pinlabel=1
T 48850 53950 5 6 0 1 0 0 1
pintype=pwr
}
]
N 48800 53900 49800 53900 4
C 48700 52900 1 0 0 EMBEDDEDgnd-1.sym
[
T 49000 52950 8 10 0 0 0 0 1
net=GND:1
L 48780 52910 48820 52910 3 0 0 0 -1 -1
L 48755 52950 48845 52950 3 0 0 0 -1 -1
L 48700 53000 48900 53000 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 48800 53000 48800 53200 1 0 1
{
T 48858 53061 5 4 0 1 0 0 1
pinnumber=1
T 48858 53061 5 4 0 0 0 0 1
pinseq=1
T 48858 53061 5 4 0 1 0 0 1
pinlabel=1
T 48858 53061 5 4 0 1 0 0 1
pintype=pwr
}
]
N 48800 53200 58000 53200 4
{
T 58100 53200 5 10 1 1 0 1 1
netname=VSS
}
N 50600 53300 50600 53200 4
N 51400 53900 58000 53900 4
{
T 58100 53900 5 10 1 1 0 1 1
netname=VDD
}
C 51500 53900 1 0 0 EMBEDDED3.3V-plus-1.sym
[
T 51800 53900 8 8 0 0 0 0 1
net=+3.3V:1
T 51575 54150 9 8 1 0 0 0 1
+3.3V
L 51550 54100 51850 54100 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 51700 53900 51700 54100 1 0 0
{
T 51750 53950 5 6 0 1 0 0 1
pinnumber=1
T 51750 53950 5 6 0 0 0 0 1
pinseq=1
T 51750 53950 5 6 0 1 0 0 1
pinlabel=1
T 51750 53950 5 6 0 1 0 0 1
pintype=pwr
}
]
C 55000 47200 1 0 0 EMBEDDEDgnd-1.sym
[
T 55300 47250 8 10 0 0 0 0 1
net=GND:1
L 55080 47210 55120 47210 3 0 0 0 -1 -1
L 55055 47250 55145 47250 3 0 0 0 -1 -1
L 55000 47300 55200 47300 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 55100 47300 55100 47500 1 0 1
{
T 55158 47361 5 4 0 1 0 0 1
pinnumber=1
T 55158 47361 5 4 0 0 0 0 1
pinseq=1
T 55158 47361 5 4 0 1 0 0 1
pinlabel=1
T 55158 47361 5 4 0 1 0 0 1
pintype=pwr
}
]
C 55600 47200 1 0 0 EMBEDDEDgnd-1.sym
[
T 55900 47250 8 10 0 0 0 0 1
net=GND:1
L 55680 47210 55720 47210 3 0 0 0 -1 -1
L 55655 47250 55745 47250 3 0 0 0 -1 -1
L 55600 47300 55800 47300 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 55700 47300 55700 47500 1 0 1
{
T 55758 47361 5 4 0 1 0 0 1
pinnumber=1
T 55758 47361 5 4 0 0 0 0 1
pinseq=1
T 55758 47361 5 4 0 1 0 0 1
pinlabel=1
T 55758 47361 5 4 0 1 0 0 1
pintype=pwr
}
]
C 40200 53000 1 0 0 EMBEDDEDUSB_MINI_B.sym
[
P 41900 54000 41600 54000 1 0 0
2011-02-06 02:23:52 +00:00
{
T 41700 54050 5 8 1 1 0 0 1
pinnumber=1
T 41700 53950 5 8 0 1 0 2 1
pinseq=1
T 41550 54000 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 41550 54000 9 8 1 1 0 7 1
pinlabel=VBUS
2011-02-06 02:23:52 +00:00
}
P 41900 53800 41600 53800 1 0 0
2011-02-06 02:23:52 +00:00
{
T 41700 53850 5 8 1 1 0 0 1
pinnumber=2
T 41700 53750 5 8 0 1 0 2 1
pinseq=2
T 41550 53800 5 8 0 1 0 8 1
pintype=io
T 41550 53800 9 8 1 1 0 7 1
pinlabel=D-
2011-02-06 02:23:52 +00:00
}
P 40600 54000 40300 54000 1 0 1
2011-02-06 02:23:52 +00:00
{
T 40500 54050 5 8 1 1 0 6 1
pinnumber=6
T 40500 53950 5 8 0 1 0 8 1
pinseq=6
T 40650 54000 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 40650 54000 9 8 1 1 0 1 1
2011-02-06 02:23:52 +00:00
pinlabel=GND
}
T 40600 54250 9 8 1 0 0 0 1
USB_MINI_B
T 40600 55050 5 10 0 0 0 0 1
description=USB Mini B Connector
T 40600 54650 5 10 0 0 0 0 1
numslots=0
T 40600 54850 5 10 0 0 0 0 1
footprint=USB_MINI_B
T 41700 54300 8 10 0 1 0 6 1
refdes=U?
P 41900 53600 41600 53600 1 0 0
2011-02-06 02:23:52 +00:00
{
T 41700 53650 5 8 1 1 0 0 1
pinnumber=3
T 41700 53550 5 8 0 1 0 2 1
pinseq=3
T 41550 53600 5 8 0 1 0 8 1
pintype=io
T 41550 53600 9 8 1 1 0 7 1
pinlabel=D+
2011-02-06 02:23:52 +00:00
}
P 41900 53400 41600 53400 1 0 0
{
T 41700 53450 5 8 1 1 0 0 1
pinnumber=4
T 41700 53350 5 8 0 1 0 2 1
pinseq=4
T 41550 53400 5 8 0 1 0 8 1
pintype=io
T 41550 53400 9 8 1 1 0 7 1
pinlabel=ID
}
P 41900 53200 41600 53200 1 0 0
2011-02-06 02:23:52 +00:00
{
T 41700 53250 5 8 1 1 0 0 1
pinnumber=5
T 41700 53150 5 8 0 1 0 2 1
pinseq=5
T 41550 53200 5 8 0 1 0 8 1
pintype=pwr
T 41550 53200 9 8 1 1 0 7 1
pinlabel=GND
2011-02-06 02:23:52 +00:00
}
P 40600 53200 40300 53200 1 0 1
2011-02-06 02:23:52 +00:00
{
T 40500 53250 5 8 1 1 0 6 1
pinnumber=9
T 40500 53150 5 8 0 1 0 8 1
pinseq=9
T 40650 53200 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 40650 53200 9 8 1 1 0 1 1
2011-02-06 02:23:52 +00:00
pinlabel=GND
}
P 40600 53400 40300 53400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 40500 53450 5 8 1 1 0 6 1
pinnumber=8
T 40500 53350 5 8 0 1 0 8 1
pinseq=8
T 40650 53400 5 8 0 1 0 2 1
pintype=pwr
T 40650 53400 9 8 1 1 0 1 1
pinlabel=GND
2011-02-06 03:19:57 +00:00
}
P 40600 53800 40300 53800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 40500 53850 5 8 1 1 0 6 1
pinnumber=7
T 40500 53750 5 8 0 1 0 8 1
pinseq=7
T 40650 53800 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 40650 53800 9 8 1 1 0 1 1
pinlabel=GND
2011-02-06 02:23:52 +00:00
}
T 40600 54450 5 10 0 0 0 0 1
device=USB_MINI_B
B 40600 53000 1000 1200 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
2011-02-06 02:23:52 +00:00
]
{
T 41200 52800 5 10 1 1 0 6 1
refdes=J2
T 40600 54450 5 10 0 0 0 0 1
footprint=USB_MINI_B
T 40200 53000 5 10 0 0 0 0 1
avnet_code=GHU745
T 40200 53000 5 10 0 0 0 0 1
value=AU64V005K0
2011-02-06 02:23:52 +00:00
}
N 53800 50500 54200 50500 4
N 52000 50500 51600 50500 4
{
T 51500 50500 5 10 1 1 0 7 1
netname=xTPWR
}
C 54400 47200 1 0 0 EMBEDDEDgnd-1.sym
[
T 54700 47250 8 10 0 0 0 0 1
net=GND:1
L 54480 47210 54520 47210 3 0 0 0 -1 -1
L 54455 47250 54545 47250 3 0 0 0 -1 -1
L 54400 47300 54600 47300 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 54500 47300 54500 47500 1 0 1
{
T 54558 47361 5 4 0 1 0 0 1
pinnumber=1
T 54558 47361 5 4 0 0 0 0 1
pinseq=1
T 54558 47361 5 4 0 1 0 0 1
pinlabel=1
T 54558 47361 5 4 0 1 0 0 1
pintype=pwr
}
]
N 45200 53500 45600 53500 4
{
T 45700 53500 5 10 1 1 0 1 1
netname=USB_DP
}
C 57400 53200 1 0 0 EMBEDDEDtestpt.sym
[
T 57800 54300 8 10 0 0 0 0 1
numslots=0
T 57800 53900 8 10 0 0 0 0 1
footprint=none
T 57800 54100 8 10 0 0 0 0 1
device=TESTPOINT
T 57500 53500 8 10 0 1 0 0 1
refdes=TP?
L 57500 53450 57550 53400 3 0 0 0 -1 -1
L 57450 53400 57500 53450 3 0 0 0 -1 -1
L 57500 53350 57550 53400 3 0 0 0 -1 -1
L 57450 53400 57500 53350 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 57500 53200 57500 53350 1 0 0
{
T 57700 53200 5 10 0 0 0 0 1
pinseq=1
T 57700 53400 5 10 0 0 0 0 1
pinnumber=1
T 57500 53200 5 10 0 1 0 0 1
pintype=io
T 57500 53200 5 10 0 1 0 0 1
pinlabel=1
}
]
{
T 57500 53500 5 10 1 1 0 3 1
refdes=TP5
T 57800 54100 5 10 0 0 0 0 1
device=TESTPOINT
T 57800 53900 5 10 0 0 0 0 1
footprint=none
}
N 55300 45000 55300 43600 4
C 55200 43300 1 0 0 EMBEDDEDgnd-1.sym
[
T 55500 43350 8 10 0 0 0 0 1
net=GND:1
L 55280 43310 55320 43310 3 0 0 0 -1 -1
L 55255 43350 55345 43350 3 0 0 0 -1 -1
L 55200 43400 55400 43400 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 55300 43400 55300 43600 1 0 1
{
T 55358 43461 5 4 0 1 0 0 1
pinnumber=1
T 55358 43461 5 4 0 0 0 0 1
pinseq=1
T 55358 43461 5 4 0 1 0 0 1
pinlabel=1
T 55358 43461 5 4 0 1 0 0 1
pintype=pwr
}
]
N 53200 45000 52900 45000 4
{
T 52800 45000 5 10 1 1 0 7 1
netname=VDD
}
N 53200 43800 52900 43800 4
{
T 52800 43800 5 10 1 1 0 7 1
netname=LED0
}
N 53200 44200 52900 44200 4
{
T 52800 44200 5 10 1 1 0 7 1
netname=LED1
}
N 53200 44600 52900 44600 4
{
T 52800 44600 5 10 1 1 0 7 1
netname=LED2
}
N 44300 53900 44700 53900 4
N 44300 53500 44700 53500 4
N 54600 48900 53800 48900 4
N 53800 48700 54600 48700 4
N 55700 48700 55700 48000 4
N 54500 48700 54500 48000 4
N 55700 48700 55600 48700 4
N 51800 49700 52000 49700 4
C 53800 47200 1 0 0 EMBEDDEDgnd-1.sym
[
T 54100 47250 8 10 0 0 0 0 1
net=GND:1
L 53880 47210 53920 47210 3 0 0 0 -1 -1
L 53855 47250 53945 47250 3 0 0 0 -1 -1
L 53800 47300 54000 47300 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 53900 47300 53900 47500 1 0 1
{
T 53958 47361 5 4 0 1 0 0 1
pinnumber=1
T 53958 47361 5 4 0 0 0 0 1
pinseq=1
T 53958 47361 5 4 0 1 0 0 1
pinlabel=1
T 53958 47361 5 4 0 1 0 0 1
pintype=pwr
}
]
N 53900 50100 53900 48100 4
N 52600 47800 52000 47800 4
{
T 51900 47800 5 10 1 1 0 7 1
netname=xnSRST_OUT
}
N 45400 53000 45400 52800 4
{
T 45400 52700 5 10 1 1 0 5 1
netname=USB_PU
}
N 54500 48200 55700 48200 4
N 57600 48200 57600 48500 4
C 57400 48500 1 0 0 EMBEDDED3.3V-plus-1.sym
[
T 57700 48500 8 8 0 0 0 0 1
net=+3.3V:1
T 57475 48750 9 8 1 0 0 0 1
+3.3V
L 57450 48700 57750 48700 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 57600 48500 57600 48700 1 0 0
{
T 57650 48550 5 6 0 1 0 0 1
pinnumber=1
T 57650 48550 5 6 0 0 0 0 1
pinseq=1
T 57650 48550 5 6 0 1 0 0 1
pinlabel=1
T 57650 48550 5 6 0 1 0 0 1
pintype=pwr
}
]
N 53100 47800 53600 47800 4
T 37400 39800 9 10 1 0 0 0 1
Copyright (C) 2011 Black Sphere Technologies. Licensed CC-BY-SA.
2011-02-06 03:19:57 +00:00
C 53900 48500 1 0 1 EMBEDDEDTXS0108.sym
2011-02-06 02:23:52 +00:00
[
P 52300 48700 52000 48700 1 0 1
2011-02-06 03:19:57 +00:00
{
T 52205 48745 5 8 1 1 0 6 1
pinnumber=11
T 52200 48650 5 8 0 1 0 8 1
pinseq=11
T 52350 48700 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 52355 48695 9 8 1 1 0 1 1
pinlabel=GND
2011-02-06 02:23:52 +00:00
}
P 52300 48900 52000 48900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 52205 48945 5 8 1 1 0 6 1
pinnumber=12
T 52200 48850 5 8 0 1 0 8 1
pinseq=12
T 52350 48900 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=io
T 52355 48895 9 8 1 1 0 1 1
pinlabel=B8
2011-02-06 02:23:52 +00:00
}
P 52300 49100 52000 49100 1 0 1
2011-02-06 02:23:52 +00:00
{
T 52205 49145 5 8 1 1 0 6 1
pinnumber=13
T 52200 49050 5 8 0 1 0 8 1
pinseq=13
T 52350 49100 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=io
T 52355 49095 9 8 1 1 0 1 1
pinlabel=B7
2011-02-06 02:23:52 +00:00
}
P 52300 49300 52000 49300 1 0 1
2011-02-06 02:23:52 +00:00
{
T 52205 49345 5 8 1 1 0 6 1
pinnumber=14
T 52200 49250 5 8 0 1 0 8 1
pinseq=14
T 52350 49300 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=io
T 52355 49295 9 8 1 1 0 1 1
pinlabel=B6
2011-02-06 02:23:52 +00:00
}
P 52300 49500 52000 49500 1 0 1
2011-02-06 02:23:52 +00:00
{
T 52205 49545 5 8 1 1 0 6 1
pinnumber=15
T 52200 49450 5 8 0 1 0 8 1
pinseq=15
T 52350 49500 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=io
T 52355 49495 9 8 1 1 0 1 1
pinlabel=B5
2011-02-06 02:23:52 +00:00
}
P 52300 49700 52000 49700 1 0 1
2011-02-06 02:23:52 +00:00
{
T 52205 49745 5 8 1 1 0 6 1
pinnumber=16
T 52200 49650 5 8 0 1 0 8 1
pinseq=16
T 52350 49700 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=io
T 52355 49695 9 8 1 1 0 1 1
pinlabel=B4
2011-02-06 02:23:52 +00:00
}
P 52300 49900 52000 49900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 52205 49945 5 8 1 1 0 6 1
pinnumber=17
T 52200 49850 5 8 0 1 0 8 1
pinseq=17
T 52350 49900 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=io
T 52355 49895 9 8 1 1 0 1 1
pinlabel=B3
2011-02-06 02:23:52 +00:00
}
P 52300 50100 52000 50100 1 0 1
2011-02-06 02:23:52 +00:00
{
T 52205 50145 5 8 1 1 0 6 1
pinnumber=18
T 52200 50050 5 8 0 1 0 8 1
pinseq=18
T 52350 50100 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=io
T 52355 50095 9 8 1 1 0 1 1
pinlabel=B2
2011-02-06 02:23:52 +00:00
}
P 52300 50300 52000 50300 1 0 1
2011-02-06 02:23:52 +00:00
{
T 52205 50345 5 8 1 1 0 6 1
pinnumber=19
T 52200 50250 5 8 0 1 0 8 1
pinseq=19
T 52350 50300 5 8 0 1 0 2 1
pintype=pwr
T 52355 50295 9 8 1 1 0 1 1
pinlabel=VCCB
2011-02-06 02:23:52 +00:00
}
2011-02-06 03:19:57 +00:00
P 52300 50500 52000 50500 1 0 1
2011-02-06 02:23:52 +00:00
{
2011-02-06 03:19:57 +00:00
T 52205 50545 5 8 1 1 0 6 1
2011-02-06 02:23:52 +00:00
pinnumber=20
2011-02-06 03:19:57 +00:00
T 52200 50450 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pinseq=20
2011-02-06 03:19:57 +00:00
T 52350 50500 5 8 0 1 0 2 1
2011-02-06 02:23:52 +00:00
pintype=io
2011-02-06 03:19:57 +00:00
T 52355 50495 9 8 1 1 0 1 1
2011-02-06 02:23:52 +00:00
pinlabel=B1
}
T 53500 51550 5 10 0 0 0 6 1
description=Bidirectional Voltage Level Translator
P 53500 48700 53800 48700 1 0 1
2011-02-06 02:23:52 +00:00
{
T 53600 48750 5 8 1 1 0 0 1
pinnumber=10
T 53600 48650 5 8 0 1 0 2 1
pinseq=10
T 53450 48700 5 8 0 1 0 8 1
pintype=io
T 53450 48700 9 8 1 1 0 7 1
pinlabel=OE
2011-02-06 02:23:52 +00:00
}
P 53500 48900 53800 48900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 53600 48950 5 8 1 1 0 0 1
pinnumber=9
T 53600 48850 5 8 0 1 0 2 1
pinseq=9
T 53450 48900 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pintype=io
T 53450 48900 9 8 1 1 0 7 1
pinlabel=A8
2011-02-06 02:23:52 +00:00
}
P 53500 49100 53800 49100 1 0 1
2011-02-06 02:23:52 +00:00
{
T 53600 49150 5 8 1 1 0 0 1
pinnumber=8
T 53600 49050 5 8 0 1 0 2 1
pinseq=8
T 53450 49100 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pintype=io
T 53450 49100 9 8 1 1 0 7 1
pinlabel=A7
2011-02-06 02:23:52 +00:00
}
P 53500 49300 53800 49300 1 0 1
2011-02-06 02:23:52 +00:00
{
T 53600 49350 5 8 1 1 0 0 1
pinnumber=7
T 53600 49250 5 8 0 1 0 2 1
pinseq=7
T 53450 49300 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pintype=io
T 53450 49300 9 8 1 1 0 7 1
pinlabel=A6
2011-02-06 02:23:52 +00:00
}
P 53500 49500 53800 49500 1 0 1
2011-02-06 02:23:52 +00:00
{
T 53600 49550 5 8 1 1 0 0 1
pinnumber=6
T 53600 49450 5 8 0 1 0 2 1
pinseq=6
T 53450 49500 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pintype=io
T 53450 49500 9 8 1 1 0 7 1
pinlabel=A5
2011-02-06 02:23:52 +00:00
}
P 53500 49700 53800 49700 1 0 1
2011-02-06 02:23:52 +00:00
{
T 53600 49750 5 8 1 1 0 0 1
pinnumber=5
T 53600 49650 5 8 0 1 0 2 1
pinseq=5
T 53450 49700 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pintype=io
T 53450 49700 9 8 1 1 0 7 1
pinlabel=A4
2011-02-06 02:23:52 +00:00
}
P 53500 49900 53800 49900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 53600 49950 5 8 1 1 0 0 1
pinnumber=4
T 53600 49850 5 8 0 1 0 2 1
pinseq=4
T 53450 49900 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pintype=io
T 53450 49900 9 8 1 1 0 7 1
pinlabel=A3
2011-02-06 02:23:52 +00:00
}
T 53500 50750 9 8 1 0 0 6 1
TXS0108
T 53500 51150 5 10 0 0 0 6 1
numslots=0
T 53500 51350 5 10 0 0 0 6 1
footprint=TSSOP20
T 52300 50800 8 10 0 1 0 0 1
refdes=U?
P 53500 50100 53800 50100 1 0 1
2011-02-06 02:23:52 +00:00
{
T 53600 50150 5 8 1 1 0 0 1
pinnumber=3
T 53600 50050 5 8 0 1 0 2 1
pinseq=3
T 53450 50100 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pintype=io
T 53450 50100 9 8 1 1 0 7 1
pinlabel=A2
2011-02-06 02:23:52 +00:00
}
P 53500 50300 53800 50300 1 0 1
2011-02-06 02:23:52 +00:00
{
T 53600 50350 5 8 1 1 0 0 1
pinnumber=2
T 53600 50250 5 8 0 1 0 2 1
pinseq=2
T 53450 50300 5 8 0 1 0 8 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 53450 50300 9 8 1 1 0 7 1
pinlabel=VCCA
2011-02-06 02:23:52 +00:00
}
P 53500 50500 53800 50500 1 0 1
2011-02-06 02:23:52 +00:00
{
T 53600 50550 5 8 1 1 0 0 1
pinnumber=1
T 53600 50450 5 8 0 1 0 2 1
pinseq=1
T 53450 50500 5 8 0 1 0 8 1
pintype=io
T 53450 50500 9 8 1 1 0 7 1
pinlabel=A1
}
2011-02-06 03:19:57 +00:00
T 53500 50950 5 10 0 0 0 6 1
2011-02-06 02:23:52 +00:00
device=TXB0108
B 52300 48500 1200 2200 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
]
{
T 53500 50950 5 10 0 0 0 6 1
device=TXS0108
2011-02-06 03:19:57 +00:00
T 52300 50800 5 10 1 1 0 0 1
2011-02-06 02:23:52 +00:00
refdes=U1
2011-02-06 03:19:57 +00:00
T 53500 51350 5 10 0 0 0 6 1
2011-02-06 02:23:52 +00:00
footprint=TSSOP20
}
C 44700 53800 1 0 0 EMBEDDEDresistor-small.sym
[
2011-02-06 03:19:57 +00:00
P 45200 53900 45100 53900 1 0 0
{
T 45200 53950 5 8 0 1 0 0 1
pinnumber=2
T 45200 53950 5 8 0 0 0 0 1
pinseq=2
T 45200 53950 5 8 0 1 0 0 1
pinlabel=2
T 45200 53950 5 8 0 1 0 0 1
pintype=pas
}
P 44700 53900 44800 53900 1 0 0
{
T 44800 53950 5 8 0 1 0 0 1
pinnumber=1
T 44800 53950 5 8 0 0 0 0 1
pinseq=1
T 44800 53950 5 8 0 1 0 0 1
pinlabel=1
T 44800 53950 5 8 0 1 0 0 1
pintype=pas
}
B 44800 53850 300 100 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 45100 54150 5 10 0 0 0 0 1
device=RESISTOR
T 44950 54000 8 8 0 1 0 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
T 45100 54150 5 10 0 0 0 0 1
device=RESISTOR
T 44950 54000 5 8 1 1 0 3 1
refdes=R2
T 44950 53850 5 8 1 1 0 5 1
value=22E
T 44700 53800 5 10 0 0 0 0 1
footprint=0603
}
C 44700 53400 1 0 0 EMBEDDEDresistor-small.sym
[
2011-02-06 03:19:57 +00:00
P 45200 53500 45100 53500 1 0 0
{
T 45200 53550 5 8 0 1 0 0 1
pinnumber=2
T 45200 53550 5 8 0 0 0 0 1
pinseq=2
T 45200 53550 5 8 0 1 0 0 1
pinlabel=2
T 45200 53550 5 8 0 1 0 0 1
pintype=pas
}
P 44700 53500 44800 53500 1 0 0
{
T 44800 53550 5 8 0 1 0 0 1
pinnumber=1
T 44800 53550 5 8 0 0 0 0 1
pinseq=1
T 44800 53550 5 8 0 1 0 0 1
pinlabel=1
T 44800 53550 5 8 0 1 0 0 1
pintype=pas
}
B 44800 53450 300 100 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 45100 53750 5 10 0 0 0 0 1
device=RESISTOR
T 44950 53600 8 8 0 1 0 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
T 45100 53750 5 10 0 0 0 0 1
device=RESISTOR
T 44950 53600 5 8 1 1 0 3 1
refdes=R3
T 44950 53450 5 8 1 1 0 5 1
value=22E
T 44700 53400 5 10 0 0 0 0 1
footprint=0603
}
2011-02-06 03:19:57 +00:00
C 45300 53500 1 270 0 EMBEDDEDresistor-small.sym
2011-02-06 02:23:52 +00:00
[
P 45400 53000 45400 53100 1 0 0
2011-02-06 02:23:52 +00:00
{
2011-02-06 03:19:57 +00:00
T 45450 53000 5 8 0 1 270 0 1
pinnumber=2
T 45450 53000 5 8 0 0 270 0 1
pinseq=2
T 45450 53000 5 8 0 1 270 0 1
pinlabel=2
T 45450 53000 5 8 0 1 270 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 45400 53500 45400 53400 1 0 0
{
T 45450 53400 5 8 0 1 270 0 1
pinnumber=1
T 45450 53400 5 8 0 0 270 0 1
pinseq=1
T 45450 53400 5 8 0 1 270 0 1
pinlabel=1
T 45450 53400 5 8 0 1 270 0 1
pintype=pas
}
B 45350 53100 100 300 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 45650 53100 5 10 0 0 270 0 1
device=RESISTOR
T 45500 53250 8 8 0 1 270 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
2011-02-06 03:19:57 +00:00
T 45650 53100 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
device=RESISTOR
T 45300 53250 5 8 1 1 90 3 1
refdes=R4
T 45500 53250 5 8 1 1 90 5 1
value=1K5
2011-02-06 03:19:57 +00:00
T 45300 53500 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
footprint=0603
}
C 37300 39700 0 0 0 EMBEDDEDtitle-A2-bs.sym
[
B 37300 39700 23300 16500 15 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
2011-02-06 03:19:57 +00:00
T 63800 41500 5 10 0 0 0 0 1
graphical=1
T 58700 39800 15 8 1 0 0 0 1
PAGE OF
B 53000 40000 7600 1100 15 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
L 53000 40500 60600 40500 15 0 0 0 -1 -1
T 53100 40300 8 8 0 1 0 0 1
ID=$Id$
T 53100 40100 8 8 0 1 0 0 1
HeadURL=$HeadURL$
L 37300 40000 53000 40000 15 0 0 0 -1 -1
T 37500 39800 15 10 1 0 0 0 1
T 56100 40800 8 16 0 1 0 4 1
title=TITLE
T 59300 39800 8 10 0 1 0 0 1
page=?
T 60000 39800 8 10 0 1 0 0 1
pageof=?
G 59200 40000 1400 1100 0 0 0
/home/gareth/.gEDA/symbols/logo.png
L 59200 41100 59200 40000 15 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
]
{
T 56100 40800 15 16 1 1 0 4 1
title=BLACK MAGIC DEBUG PROBE
T 59300 39800 15 10 1 1 0 0 1
page=1
T 60000 39800 15 10 1 1 0 0 1
pageof=1
}
T 53100 40300 9 10 1 0 0 0 1
Revision 1.0 - First production release
T 53100 40100 9 10 1 0 0 0 1
Drawn by: Gareth McMullin <gareth@blacksphere.co.nz>
C 49000 53300 1 90 0 EMBEDDEDcapacitor-small.sym
[
L 48825 53650 48875 53650 3 0 0 0 -1 -1
L 48850 53625 48850 53675 3 0 0 0 -1 -1
B 48700 53500 200 25 3 0 0 0 -1 -1 1 -1 -1 -1 -1 -1
B 48700 53575 200 25 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 48100 53500 5 10 0 0 90 0 1
symversion=0.1
T 47900 53500 5 10 0 0 90 0 1
numslots=0
T 47700 53500 5 10 0 0 90 0 1
description=capacitor
T 48650 53550 8 8 0 1 90 3 1
refdes=C?
T 48300 53500 5 10 0 0 90 0 1
device=CAPACITOR
L 48800 53500 48800 53400 3 0 0 0 -1 -1
L 48800 53700 48800 53600 3 0 0 0 -1 -1
2011-02-06 03:19:57 +00:00
P 48800 53300 48800 53400 1 0 0
2011-02-06 02:23:52 +00:00
{
2011-02-06 03:19:57 +00:00
T 48755 53305 5 8 0 1 90 6 1
2011-02-06 02:23:52 +00:00
pinnumber=2
2011-02-06 03:19:57 +00:00
T 48850 53350 5 8 0 1 90 8 1
2011-02-06 02:23:52 +00:00
pinseq=2
2011-02-06 03:19:57 +00:00
T 48805 53455 9 8 0 1 90 0 1
2011-02-06 02:23:52 +00:00
pinlabel=2
2011-02-06 03:19:57 +00:00
T 48800 53400 5 8 0 1 90 2 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 48800 53800 48800 53700 1 0 0
{
T 48755 53795 5 8 0 1 90 0 1
pinnumber=1
T 48850 53650 5 8 0 1 90 2 1
pinseq=1
T 48805 53645 9 8 0 1 90 6 1
pinlabel=1
T 48800 53600 5 8 0 1 90 8 1
pintype=pas
}
2011-02-06 02:23:52 +00:00
]
{
T 48300 53500 5 10 0 0 90 0 1
device=CAPACITOR
T 48650 53550 5 8 1 1 90 3 1
refdes=C5
T 48100 53500 5 10 0 0 90 0 1
symversion=0.1
T 48950 53550 5 8 1 1 90 5 1
value=10u
T 49000 53300 5 10 0 1 0 0 1
footprint=TANT A
}
C 51900 53300 1 90 0 EMBEDDEDcapacitor-small.sym
[
L 51725 53650 51775 53650 3 0 0 0 -1 -1
L 51750 53625 51750 53675 3 0 0 0 -1 -1
B 51600 53500 200 25 3 0 0 0 -1 -1 1 -1 -1 -1 -1 -1
B 51600 53575 200 25 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 51000 53500 5 10 0 0 90 0 1
symversion=0.1
T 50800 53500 5 10 0 0 90 0 1
numslots=0
T 50600 53500 5 10 0 0 90 0 1
description=capacitor
T 51550 53550 8 8 0 1 90 3 1
refdes=C?
T 51200 53500 5 10 0 0 90 0 1
device=CAPACITOR
L 51700 53500 51700 53400 3 0 0 0 -1 -1
L 51700 53700 51700 53600 3 0 0 0 -1 -1
2011-02-06 03:19:57 +00:00
P 51700 53300 51700 53400 1 0 0
2011-02-06 02:23:52 +00:00
{
2011-02-06 03:19:57 +00:00
T 51655 53305 5 8 0 1 90 6 1
2011-02-06 02:23:52 +00:00
pinnumber=2
2011-02-06 03:19:57 +00:00
T 51750 53350 5 8 0 1 90 8 1
2011-02-06 02:23:52 +00:00
pinseq=2
2011-02-06 03:19:57 +00:00
T 51705 53455 9 8 0 1 90 0 1
2011-02-06 02:23:52 +00:00
pinlabel=2
2011-02-06 03:19:57 +00:00
T 51700 53400 5 8 0 1 90 2 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 51700 53800 51700 53700 1 0 0
{
T 51655 53795 5 8 0 1 90 0 1
pinnumber=1
T 51750 53650 5 8 0 1 90 2 1
pinseq=1
T 51705 53645 9 8 0 1 90 6 1
pinlabel=1
T 51700 53600 5 8 0 1 90 8 1
pintype=pas
}
2011-02-06 02:23:52 +00:00
]
{
T 51200 53500 5 10 0 0 90 0 1
device=CAPACITOR
T 51550 53550 5 8 1 1 90 3 1
refdes=C6
T 51000 53500 5 10 0 0 90 0 1
symversion=0.1
T 51850 53550 5 8 1 1 90 5 1
value=10u
T 51900 53300 5 10 0 1 0 0 1
footprint=TANT A
}
2011-02-06 03:19:57 +00:00
C 49300 53800 1 270 0 EMBEDDEDcapacitor-np-small.sym
2011-02-06 02:23:52 +00:00
[
P 49500 53800 49500 53700 1 0 0
{
2011-02-06 03:19:57 +00:00
T 49550 53650 5 8 0 1 270 6 1
pinnumber=1
T 49450 53650 5 8 0 1 270 8 1
pinseq=1
T 49500 53600 9 8 0 1 270 0 1
pinlabel=1
T 49500 53600 5 8 0 1 270 2 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 49500 53300 49500 53400 1 0 0
{
T 49550 53350 5 8 0 1 270 0 1
pinnumber=2
T 49450 53350 5 8 0 1 270 2 1
pinseq=2
T 49500 53400 9 8 0 1 270 6 1
pinlabel=2
T 49500 53400 5 8 0 1 270 8 1
pintype=pas
}
L 49600 53575 49400 53575 3 0 0 0 -1 -1
L 49600 53525 49400 53525 3 0 0 0 -1 -1
L 49500 53400 49500 53525 3 0 0 0 -1 -1
L 49500 53575 49500 53700 3 0 0 0 -1 -1
T 50000 53600 5 10 0 0 270 0 1
device=CAPACITOR
T 49700 53550 8 8 0 1 270 4 1
refdes=C?
T 50600 53600 5 10 0 0 270 0 1
description=capacitor
T 50400 53600 5 10 0 0 270 0 1
numslots=0
T 50200 53600 5 10 0 0 270 0 1
symversion=0.1
2011-02-06 02:23:52 +00:00
]
{
2011-02-06 03:19:57 +00:00
T 50000 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
device=CAPACITOR
T 49300 53550 5 8 1 1 90 4 1
refdes=C7
2011-02-06 03:19:57 +00:00
T 50200 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
symversion=0.1
T 49650 53550 5 8 1 1 90 5 1
value=100n
2011-02-06 03:19:57 +00:00
T 49300 53800 5 10 0 1 180 0 1
2011-02-06 02:23:52 +00:00
footprint=0603
}
2011-02-06 03:19:57 +00:00
C 52200 53800 1 270 0 EMBEDDEDcapacitor-np-small.sym
2011-02-06 02:23:52 +00:00
[
P 52400 53800 52400 53700 1 0 0
{
2011-02-06 03:19:57 +00:00
T 52450 53650 5 8 0 1 270 6 1
pinnumber=1
T 52350 53650 5 8 0 1 270 8 1
pinseq=1
T 52400 53600 9 8 0 1 270 0 1
pinlabel=1
T 52400 53600 5 8 0 1 270 2 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 52400 53300 52400 53400 1 0 0
2011-02-06 03:19:57 +00:00
{
T 52450 53350 5 8 0 1 270 0 1
pinnumber=2
T 52350 53350 5 8 0 1 270 2 1
pinseq=2
T 52400 53400 9 8 0 1 270 6 1
pinlabel=2
T 52400 53400 5 8 0 1 270 8 1
pintype=pas
}
L 52500 53575 52300 53575 3 0 0 0 -1 -1
L 52500 53525 52300 53525 3 0 0 0 -1 -1
L 52400 53400 52400 53525 3 0 0 0 -1 -1
L 52400 53575 52400 53700 3 0 0 0 -1 -1
T 52900 53600 5 10 0 0 270 0 1
device=CAPACITOR
T 52600 53550 8 8 0 1 270 4 1
refdes=C?
T 53500 53600 5 10 0 0 270 0 1
description=capacitor
T 53300 53600 5 10 0 0 270 0 1
numslots=0
T 53100 53600 5 10 0 0 270 0 1
symversion=0.1
]
{
T 52900 53600 5 10 0 0 270 0 1
device=CAPACITOR
T 52200 53550 5 8 1 1 90 4 1
2011-02-06 02:23:52 +00:00
refdes=C8
2011-02-06 03:19:57 +00:00
T 53100 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
symversion=0.1
T 52550 53550 5 8 1 1 90 5 1
value=100n
2011-02-06 03:19:57 +00:00
T 52200 53800 5 10 0 1 180 0 1
2011-02-06 02:23:52 +00:00
footprint=0603
}
2011-02-06 03:19:57 +00:00
C 52900 53800 1 270 0 EMBEDDEDcapacitor-np-small.sym
2011-02-06 02:23:52 +00:00
[
P 53100 53800 53100 53700 1 0 0
{
2011-02-06 03:19:57 +00:00
T 53150 53650 5 8 0 1 270 6 1
pinnumber=1
T 53050 53650 5 8 0 1 270 8 1
pinseq=1
T 53100 53600 9 8 0 1 270 0 1
pinlabel=1
T 53100 53600 5 8 0 1 270 2 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 53100 53300 53100 53400 1 0 0
{
T 53150 53350 5 8 0 1 270 0 1
pinnumber=2
T 53050 53350 5 8 0 1 270 2 1
pinseq=2
T 53100 53400 9 8 0 1 270 6 1
pinlabel=2
T 53100 53400 5 8 0 1 270 8 1
pintype=pas
}
L 53200 53575 53000 53575 3 0 0 0 -1 -1
L 53200 53525 53000 53525 3 0 0 0 -1 -1
L 53100 53400 53100 53525 3 0 0 0 -1 -1
L 53100 53575 53100 53700 3 0 0 0 -1 -1
T 53600 53600 5 10 0 0 270 0 1
device=CAPACITOR
T 53300 53550 8 8 0 1 270 4 1
refdes=C?
T 54200 53600 5 10 0 0 270 0 1
description=capacitor
T 54000 53600 5 10 0 0 270 0 1
numslots=0
T 53800 53600 5 10 0 0 270 0 1
symversion=0.1
2011-02-06 02:23:52 +00:00
]
{
2011-02-06 03:19:57 +00:00
T 53600 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
device=CAPACITOR
T 52900 53550 5 8 1 1 90 4 1
refdes=C9
2011-02-06 03:19:57 +00:00
T 53800 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
symversion=0.1
T 53250 53550 5 8 1 1 90 5 1
value=100n
2011-02-06 03:19:57 +00:00
T 52900 53800 5 10 0 1 180 0 1
2011-02-06 02:23:52 +00:00
footprint=0603
}
2011-02-06 03:19:57 +00:00
C 53600 53800 1 270 0 EMBEDDEDcapacitor-np-small.sym
2011-02-06 02:23:52 +00:00
[
P 53800 53800 53800 53700 1 0 0
{
2011-02-06 03:19:57 +00:00
T 53850 53650 5 8 0 1 270 6 1
pinnumber=1
T 53750 53650 5 8 0 1 270 8 1
pinseq=1
T 53800 53600 9 8 0 1 270 0 1
pinlabel=1
T 53800 53600 5 8 0 1 270 2 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 53800 53300 53800 53400 1 0 0
{
T 53850 53350 5 8 0 1 270 0 1
pinnumber=2
T 53750 53350 5 8 0 1 270 2 1
pinseq=2
T 53800 53400 9 8 0 1 270 6 1
pinlabel=2
T 53800 53400 5 8 0 1 270 8 1
pintype=pas
}
L 53900 53575 53700 53575 3 0 0 0 -1 -1
L 53900 53525 53700 53525 3 0 0 0 -1 -1
L 53800 53400 53800 53525 3 0 0 0 -1 -1
L 53800 53575 53800 53700 3 0 0 0 -1 -1
T 54300 53600 5 10 0 0 270 0 1
device=CAPACITOR
T 54000 53550 8 8 0 1 270 4 1
refdes=C?
T 54900 53600 5 10 0 0 270 0 1
description=capacitor
T 54700 53600 5 10 0 0 270 0 1
numslots=0
T 54500 53600 5 10 0 0 270 0 1
symversion=0.1
2011-02-06 02:23:52 +00:00
]
{
2011-02-06 03:19:57 +00:00
T 54300 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
device=CAPACITOR
T 53600 53550 5 8 1 1 90 4 1
refdes=C10
2011-02-06 03:19:57 +00:00
T 54500 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
symversion=0.1
T 53950 53550 5 8 1 1 90 5 1
value=100n
2011-02-06 03:19:57 +00:00
T 53600 53800 5 10 0 1 180 0 1
2011-02-06 02:23:52 +00:00
footprint=0603
}
2011-02-06 03:19:57 +00:00
C 54300 53800 1 270 0 EMBEDDEDcapacitor-np-small.sym
2011-02-06 02:23:52 +00:00
[
P 54500 53800 54500 53700 1 0 0
{
2011-02-06 03:19:57 +00:00
T 54550 53650 5 8 0 1 270 6 1
pinnumber=1
T 54450 53650 5 8 0 1 270 8 1
pinseq=1
T 54500 53600 9 8 0 1 270 0 1
pinlabel=1
T 54500 53600 5 8 0 1 270 2 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 54500 53300 54500 53400 1 0 0
{
T 54550 53350 5 8 0 1 270 0 1
pinnumber=2
T 54450 53350 5 8 0 1 270 2 1
pinseq=2
T 54500 53400 9 8 0 1 270 6 1
pinlabel=2
T 54500 53400 5 8 0 1 270 8 1
pintype=pas
}
L 54600 53575 54400 53575 3 0 0 0 -1 -1
L 54600 53525 54400 53525 3 0 0 0 -1 -1
L 54500 53400 54500 53525 3 0 0 0 -1 -1
L 54500 53575 54500 53700 3 0 0 0 -1 -1
T 55000 53600 5 10 0 0 270 0 1
device=CAPACITOR
T 54700 53550 8 8 0 1 270 4 1
refdes=C?
T 55600 53600 5 10 0 0 270 0 1
description=capacitor
T 55400 53600 5 10 0 0 270 0 1
numslots=0
T 55200 53600 5 10 0 0 270 0 1
symversion=0.1
2011-02-06 02:23:52 +00:00
]
{
2011-02-06 03:19:57 +00:00
T 55000 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
device=CAPACITOR
T 54300 53550 5 8 1 1 90 4 1
refdes=C11
2011-02-06 03:19:57 +00:00
T 55200 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
symversion=0.1
T 54650 53550 5 8 1 1 90 5 1
value=100n
2011-02-06 03:19:57 +00:00
T 54300 53800 5 10 0 1 180 0 1
2011-02-06 02:23:52 +00:00
footprint=0603
}
2011-02-06 03:19:57 +00:00
C 55000 53800 1 270 0 EMBEDDEDcapacitor-np-small.sym
2011-02-06 02:23:52 +00:00
[
P 55200 53800 55200 53700 1 0 0
{
2011-02-06 03:19:57 +00:00
T 55250 53650 5 8 0 1 270 6 1
pinnumber=1
T 55150 53650 5 8 0 1 270 8 1
pinseq=1
T 55200 53600 9 8 0 1 270 0 1
pinlabel=1
T 55200 53600 5 8 0 1 270 2 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55200 53300 55200 53400 1 0 0
{
T 55250 53350 5 8 0 1 270 0 1
pinnumber=2
T 55150 53350 5 8 0 1 270 2 1
pinseq=2
T 55200 53400 9 8 0 1 270 6 1
pinlabel=2
T 55200 53400 5 8 0 1 270 8 1
pintype=pas
}
L 55300 53575 55100 53575 3 0 0 0 -1 -1
L 55300 53525 55100 53525 3 0 0 0 -1 -1
L 55200 53400 55200 53525 3 0 0 0 -1 -1
L 55200 53575 55200 53700 3 0 0 0 -1 -1
T 55700 53600 5 10 0 0 270 0 1
device=CAPACITOR
T 55400 53550 8 8 0 1 270 4 1
refdes=C?
T 56300 53600 5 10 0 0 270 0 1
description=capacitor
T 56100 53600 5 10 0 0 270 0 1
numslots=0
T 55900 53600 5 10 0 0 270 0 1
symversion=0.1
2011-02-06 02:23:52 +00:00
]
{
2011-02-06 03:19:57 +00:00
T 55700 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
device=CAPACITOR
T 55000 53550 5 8 1 1 90 4 1
refdes=C12
2011-02-06 03:19:57 +00:00
T 55900 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
symversion=0.1
T 55350 53550 5 8 1 1 90 5 1
value=100n
2011-02-06 03:19:57 +00:00
T 55000 53800 5 10 0 1 180 0 1
2011-02-06 02:23:52 +00:00
footprint=0603
}
2011-02-06 03:19:57 +00:00
C 55700 53800 1 270 0 EMBEDDEDcapacitor-np-small.sym
2011-02-06 02:23:52 +00:00
[
P 55900 53800 55900 53700 1 0 0
{
2011-02-06 03:19:57 +00:00
T 55950 53650 5 8 0 1 270 6 1
pinnumber=1
T 55850 53650 5 8 0 1 270 8 1
pinseq=1
T 55900 53600 9 8 0 1 270 0 1
pinlabel=1
T 55900 53600 5 8 0 1 270 2 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55900 53300 55900 53400 1 0 0
2011-02-06 02:23:52 +00:00
{
T 55950 53350 5 8 0 1 270 0 1
pinnumber=2
T 55850 53350 5 8 0 1 270 2 1
pinseq=2
T 55900 53400 9 8 0 1 270 6 1
pinlabel=2
T 55900 53400 5 8 0 1 270 8 1
pintype=pas
}
L 56000 53575 55800 53575 3 0 0 0 -1 -1
L 56000 53525 55800 53525 3 0 0 0 -1 -1
L 55900 53400 55900 53525 3 0 0 0 -1 -1
L 55900 53575 55900 53700 3 0 0 0 -1 -1
T 56400 53600 5 10 0 0 270 0 1
device=CAPACITOR
T 56100 53550 8 8 0 1 270 4 1
refdes=C?
T 57000 53600 5 10 0 0 270 0 1
description=capacitor
T 56800 53600 5 10 0 0 270 0 1
numslots=0
T 56600 53600 5 10 0 0 270 0 1
symversion=0.1
]
{
T 56400 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
device=CAPACITOR
T 55700 53550 5 8 1 1 90 4 1
refdes=C13
2011-02-06 03:19:57 +00:00
T 56600 53600 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
symversion=0.1
T 56050 53550 5 8 1 1 90 5 1
value=100n
2011-02-06 03:19:57 +00:00
T 55700 53800 5 10 0 1 180 0 1
2011-02-06 02:23:52 +00:00
footprint=0603
}
N 48800 53800 48800 53900 4
N 51700 53800 51700 53900 4
N 48800 53300 48800 53200 4
N 49500 53800 49500 53900 4
N 49500 53300 49500 53200 4
N 52400 53800 52400 53900 4
N 53100 53800 53100 53900 4
N 53100 53300 53100 53200 4
N 53800 53800 53800 53900 4
N 54500 53800 54500 53900 4
N 54500 53300 54500 53200 4
N 55200 53300 55200 53200 4
N 55900 53300 55900 53200 4
N 51700 53300 51700 53200 4
C 54200 44900 1 0 0 EMBEDDEDled-small.sym
[
T 54300 45100 8 8 0 1 0 4 1
refdes=D?
T 54300 45500 8 10 0 0 0 0 1
device=LED
2011-02-06 03:19:57 +00:00
P 54200 45000 54300 45000 1 0 0
{
T 54300 45050 5 8 0 1 0 0 1
pinnumber=1
T 54300 45050 5 8 0 0 0 0 1
pinseq=1
T 54300 45050 5 8 0 1 0 0 1
pinlabel=1
T 54300 45050 5 8 0 1 0 0 1
pintype=pas
}
P 54700 45000 54600 45000 1 0 0
{
T 54600 45050 5 8 0 1 0 0 1
pinnumber=2
T 54600 45050 5 8 0 0 0 0 1
pinseq=2
T 54600 45050 5 8 0 1 0 0 1
pinlabel=2
T 54600 45050 5 8 0 1 0 0 1
pintype=pas
}
L 54400 45075 54500 45000 3 0 0 0 -1 -1
L 54500 45000 54400 44925 3 0 0 0 -1 -1
L 54400 45075 54400 44925 3 0 0 0 -1 -1
L 54500 45075 54500 44925 3 0 0 0 -1 -1
L 54500 45000 54600 45000 3 0 0 0 -1 -1
L 54400 45000 54300 45000 3 0 0 0 -1 -1
L 54430 45115 54530 45215 3 0 0 0 -1 -1
L 54530 45215 54480 45185 3 0 0 0 -1 -1
L 54530 45215 54500 45165 3 0 0 0 -1 -1
L 54500 45115 54600 45215 3 0 0 0 -1 -1
L 54600 45215 54550 45185 3 0 0 0 -1 -1
L 54600 45215 54570 45165 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
]
{
T 54300 45200 5 8 1 1 0 4 1
refdes=D1
T 54300 45500 5 10 0 0 0 0 1
device=LED
T 54200 44900 5 10 0 1 0 0 1
footprint=0805
T 54600 45050 5 8 1 1 0 0 1
value=GREEN
}
N 54700 45000 55300 45000 4
C 54200 44500 1 0 0 EMBEDDEDled-small.sym
[
T 54300 44700 8 8 0 1 0 4 1
refdes=D?
T 54300 45100 8 10 0 0 0 0 1
device=LED
2011-02-06 03:19:57 +00:00
P 54200 44600 54300 44600 1 0 0
{
T 54300 44650 5 8 0 1 0 0 1
pinnumber=1
T 54300 44650 5 8 0 0 0 0 1
pinseq=1
T 54300 44650 5 8 0 1 0 0 1
pinlabel=1
T 54300 44650 5 8 0 1 0 0 1
pintype=pas
}
P 54700 44600 54600 44600 1 0 0
{
T 54600 44650 5 8 0 1 0 0 1
pinnumber=2
T 54600 44650 5 8 0 0 0 0 1
pinseq=2
T 54600 44650 5 8 0 1 0 0 1
pinlabel=2
T 54600 44650 5 8 0 1 0 0 1
pintype=pas
}
L 54400 44675 54500 44600 3 0 0 0 -1 -1
L 54500 44600 54400 44525 3 0 0 0 -1 -1
L 54400 44675 54400 44525 3 0 0 0 -1 -1
L 54500 44675 54500 44525 3 0 0 0 -1 -1
L 54500 44600 54600 44600 3 0 0 0 -1 -1
L 54400 44600 54300 44600 3 0 0 0 -1 -1
L 54430 44715 54530 44815 3 0 0 0 -1 -1
L 54530 44815 54480 44785 3 0 0 0 -1 -1
L 54530 44815 54500 44765 3 0 0 0 -1 -1
L 54500 44715 54600 44815 3 0 0 0 -1 -1
L 54600 44815 54550 44785 3 0 0 0 -1 -1
L 54600 44815 54570 44765 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
]
{
T 54300 44700 5 8 1 1 0 4 1
refdes=D2
T 54300 45100 5 10 0 0 0 0 1
device=LED
T 54200 44500 5 10 0 1 0 0 1
footprint=0805
T 54600 44650 5 8 1 1 0 0 1
value=RED
}
N 54700 44600 55300 44600 4
C 54200 44100 1 0 0 EMBEDDEDled-small.sym
[
T 54300 44300 8 8 0 1 0 4 1
refdes=D?
T 54300 44700 8 10 0 0 0 0 1
device=LED
2011-02-06 03:19:57 +00:00
P 54200 44200 54300 44200 1 0 0
{
T 54300 44250 5 8 0 1 0 0 1
pinnumber=1
T 54300 44250 5 8 0 0 0 0 1
pinseq=1
T 54300 44250 5 8 0 1 0 0 1
pinlabel=1
T 54300 44250 5 8 0 1 0 0 1
pintype=pas
}
P 54700 44200 54600 44200 1 0 0
{
T 54600 44250 5 8 0 1 0 0 1
pinnumber=2
T 54600 44250 5 8 0 0 0 0 1
pinseq=2
T 54600 44250 5 8 0 1 0 0 1
pinlabel=2
T 54600 44250 5 8 0 1 0 0 1
pintype=pas
}
L 54400 44275 54500 44200 3 0 0 0 -1 -1
L 54500 44200 54400 44125 3 0 0 0 -1 -1
L 54400 44275 54400 44125 3 0 0 0 -1 -1
L 54500 44275 54500 44125 3 0 0 0 -1 -1
L 54500 44200 54600 44200 3 0 0 0 -1 -1
L 54400 44200 54300 44200 3 0 0 0 -1 -1
L 54430 44315 54530 44415 3 0 0 0 -1 -1
L 54530 44415 54480 44385 3 0 0 0 -1 -1
L 54530 44415 54500 44365 3 0 0 0 -1 -1
L 54500 44315 54600 44415 3 0 0 0 -1 -1
L 54600 44415 54550 44385 3 0 0 0 -1 -1
L 54600 44415 54570 44365 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
]
{
T 54300 44300 5 8 1 1 0 4 1
refdes=D3
T 54300 44700 5 10 0 0 0 0 1
device=LED
T 54200 44100 5 10 0 1 0 0 1
footprint=0805
T 54600 44250 5 8 1 1 0 0 1
value=YELLOW
}
N 54700 44200 55300 44200 4
C 54200 43700 1 0 0 EMBEDDEDled-small.sym
[
T 54300 43900 8 8 0 1 0 4 1
refdes=D?
T 54300 44300 8 10 0 0 0 0 1
device=LED
2011-02-06 03:19:57 +00:00
P 54200 43800 54300 43800 1 0 0
{
T 54300 43850 5 8 0 1 0 0 1
pinnumber=1
T 54300 43850 5 8 0 0 0 0 1
pinseq=1
T 54300 43850 5 8 0 1 0 0 1
pinlabel=1
T 54300 43850 5 8 0 1 0 0 1
pintype=pas
}
P 54700 43800 54600 43800 1 0 0
{
T 54600 43850 5 8 0 1 0 0 1
pinnumber=2
T 54600 43850 5 8 0 0 0 0 1
pinseq=2
T 54600 43850 5 8 0 1 0 0 1
pinlabel=2
T 54600 43850 5 8 0 1 0 0 1
pintype=pas
}
L 54400 43875 54500 43800 3 0 0 0 -1 -1
L 54500 43800 54400 43725 3 0 0 0 -1 -1
L 54400 43875 54400 43725 3 0 0 0 -1 -1
L 54500 43875 54500 43725 3 0 0 0 -1 -1
L 54500 43800 54600 43800 3 0 0 0 -1 -1
L 54400 43800 54300 43800 3 0 0 0 -1 -1
L 54430 43915 54530 44015 3 0 0 0 -1 -1
L 54530 44015 54480 43985 3 0 0 0 -1 -1
L 54530 44015 54500 43965 3 0 0 0 -1 -1
L 54500 43915 54600 44015 3 0 0 0 -1 -1
L 54600 44015 54550 43985 3 0 0 0 -1 -1
L 54600 44015 54570 43965 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
]
{
T 54300 43900 5 8 1 1 0 4 1
refdes=D4
T 54300 44300 5 10 0 0 0 0 1
device=LED
T 54200 43700 5 10 0 1 0 0 1
footprint=0805
T 54600 43850 5 8 1 1 0 0 1
value=YELLOW
}
N 54700 43800 55300 43800 4
C 53200 44900 1 0 0 EMBEDDEDresistor-small.sym
[
P 53700 45000 53600 45000 1 0 0
2011-02-06 03:19:57 +00:00
{
T 53700 45050 5 8 0 1 0 0 1
pinnumber=2
T 53700 45050 5 8 0 0 0 0 1
pinseq=2
T 53700 45050 5 8 0 1 0 0 1
pinlabel=2
T 53700 45050 5 8 0 1 0 0 1
pintype=pas
}
P 53200 45000 53300 45000 1 0 0
{
T 53300 45050 5 8 0 1 0 0 1
pinnumber=1
T 53300 45050 5 8 0 0 0 0 1
pinseq=1
T 53300 45050 5 8 0 1 0 0 1
pinlabel=1
T 53300 45050 5 8 0 1 0 0 1
pintype=pas
}
B 53300 44950 300 100 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 53600 45250 5 10 0 0 0 0 1
device=RESISTOR
T 53450 45100 8 8 0 1 0 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
T 53600 45250 5 10 0 0 0 0 1
device=RESISTOR
T 53250 45050 5 8 1 1 0 6 1
refdes=R8
T 53650 45050 5 8 1 1 0 0 1
value=390E
T 53200 44900 5 10 0 0 0 0 1
footprint=0603
}
N 53700 45000 54200 45000 4
C 53200 44500 1 0 0 EMBEDDEDresistor-small.sym
[
2011-02-06 03:19:57 +00:00
P 53700 44600 53600 44600 1 0 0
{
T 53700 44650 5 8 0 1 0 0 1
pinnumber=2
T 53700 44650 5 8 0 0 0 0 1
pinseq=2
T 53700 44650 5 8 0 1 0 0 1
pinlabel=2
T 53700 44650 5 8 0 1 0 0 1
pintype=pas
}
P 53200 44600 53300 44600 1 0 0
{
T 53300 44650 5 8 0 1 0 0 1
pinnumber=1
T 53300 44650 5 8 0 0 0 0 1
pinseq=1
T 53300 44650 5 8 0 1 0 0 1
pinlabel=1
T 53300 44650 5 8 0 1 0 0 1
pintype=pas
}
B 53300 44550 300 100 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 53600 44850 5 10 0 0 0 0 1
device=RESISTOR
T 53450 44700 8 8 0 1 0 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
T 53600 44850 5 10 0 0 0 0 1
device=RESISTOR
T 53250 44650 5 8 1 1 0 6 1
refdes=R9
T 53650 44650 5 8 1 1 0 0 1
value=390E
T 53200 44500 5 10 0 0 0 0 1
footprint=0603
}
N 53700 44600 54200 44600 4
C 53200 44100 1 0 0 EMBEDDEDresistor-small.sym
[
2011-02-06 03:19:57 +00:00
P 53700 44200 53600 44200 1 0 0
{
T 53700 44250 5 8 0 1 0 0 1
pinnumber=2
T 53700 44250 5 8 0 0 0 0 1
pinseq=2
T 53700 44250 5 8 0 1 0 0 1
pinlabel=2
T 53700 44250 5 8 0 1 0 0 1
pintype=pas
}
P 53200 44200 53300 44200 1 0 0
{
T 53300 44250 5 8 0 1 0 0 1
pinnumber=1
T 53300 44250 5 8 0 0 0 0 1
pinseq=1
T 53300 44250 5 8 0 1 0 0 1
pinlabel=1
T 53300 44250 5 8 0 1 0 0 1
pintype=pas
}
B 53300 44150 300 100 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 53600 44450 5 10 0 0 0 0 1
device=RESISTOR
T 53450 44300 8 8 0 1 0 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
T 53600 44450 5 10 0 0 0 0 1
device=RESISTOR
T 53250 44250 5 8 1 1 0 6 1
refdes=R10
T 53650 44250 5 8 1 1 0 0 1
value=390E
T 53200 44100 5 10 0 0 0 0 1
footprint=0603
}
N 53700 44200 54200 44200 4
C 53200 43700 1 0 0 EMBEDDEDresistor-small.sym
[
2011-02-06 03:19:57 +00:00
P 53700 43800 53600 43800 1 0 0
{
T 53700 43850 5 8 0 1 0 0 1
pinnumber=2
T 53700 43850 5 8 0 0 0 0 1
pinseq=2
T 53700 43850 5 8 0 1 0 0 1
pinlabel=2
T 53700 43850 5 8 0 1 0 0 1
pintype=pas
}
P 53200 43800 53300 43800 1 0 0
{
T 53300 43850 5 8 0 1 0 0 1
pinnumber=1
T 53300 43850 5 8 0 0 0 0 1
pinseq=1
T 53300 43850 5 8 0 1 0 0 1
pinlabel=1
T 53300 43850 5 8 0 1 0 0 1
pintype=pas
}
B 53300 43750 300 100 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 53600 44050 5 10 0 0 0 0 1
device=RESISTOR
T 53450 43900 8 8 0 1 0 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
T 53600 44050 5 10 0 0 0 0 1
device=RESISTOR
T 53250 43850 5 8 1 1 0 6 1
refdes=R11
T 53650 43850 5 8 1 1 0 0 1
value=390E
T 53200 43700 5 10 0 0 0 0 1
footprint=0603
}
N 53700 43800 54200 43800 4
C 52600 47700 1 0 0 EMBEDDEDresistor-small.sym
[
2011-02-06 03:19:57 +00:00
P 53100 47800 53000 47800 1 0 0
{
T 53100 47850 5 8 0 1 0 0 1
pinnumber=2
T 53100 47850 5 8 0 0 0 0 1
pinseq=2
T 53100 47850 5 8 0 1 0 0 1
pinlabel=2
T 53100 47850 5 8 0 1 0 0 1
pintype=pas
}
P 52600 47800 52700 47800 1 0 0
{
T 52700 47850 5 8 0 1 0 0 1
pinnumber=1
T 52700 47850 5 8 0 0 0 0 1
pinseq=1
T 52700 47850 5 8 0 1 0 0 1
pinlabel=1
T 52700 47850 5 8 0 1 0 0 1
pintype=pas
}
B 52700 47750 300 100 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 53000 48050 5 10 0 0 0 0 1
device=RESISTOR
T 52850 47900 8 8 0 1 0 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
T 53000 48050 5 10 0 0 0 0 1
device=RESISTOR
T 52850 47900 5 8 1 1 0 3 1
refdes=R15
T 52850 47700 5 8 1 1 0 5 1
value=100E
T 52600 47700 5 10 0 0 0 0 1
footprint=0603
}
C 53600 47500 1 0 0 EMBEDDEDbjt-npn-small.sym
[
L 53700 48000 53700 47600 3 0 0 0 -1 -1
T 54200 48000 5 10 0 0 0 0 1
device=NPN_TRANSISTOR
P 53600 47800 53700 47800 1 0 0
2011-02-06 02:23:52 +00:00
{
T 53700 47850 5 6 0 1 0 0 1
pinnumber=1
T 53700 47850 5 6 0 0 0 0 1
pinseq=1
T 53700 47850 5 6 0 1 0 0 1
pinlabel=1
T 53700 47850 5 6 0 1 0 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 53900 48100 53900 48000 1 0 0
{
T 53800 47950 5 6 0 1 0 0 1
pinnumber=3
T 53800 47950 5 6 0 0 0 0 1
pinseq=3
T 53800 47950 5 6 0 1 0 0 1
pinlabel=3
T 53800 47950 5 6 0 1 0 0 1
pintype=pas
}
P 53900 47600 53900 47500 1 0 1
2011-02-06 02:23:52 +00:00
{
T 53800 47550 5 6 0 1 0 0 1
pinnumber=2
T 53800 47550 5 6 0 0 0 0 1
pinseq=2
T 53800 47550 5 6 0 1 0 0 1
pinlabel=2
T 53800 47550 5 6 0 1 0 0 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
L 53700 47900 53900 48000 3 0 0 0 -1 -1
L 53700 47700 53900 47600 3 0 0 0 -1 -1
L 53901 47600 53803 47609 3 0 0 0 -1 -1
L 53900 47600 53831 47673 3 0 0 0 -1 -1
T 54000 47800 8 8 0 1 0 4 1
refdes=Q?
2011-02-06 02:23:52 +00:00
]
{
T 54200 48000 5 10 0 0 0 0 1
device=NPN_TRANSISTOR
T 54000 47800 5 8 1 1 0 4 1
refdes=Q1
T 53850 48050 5 8 1 1 0 6 1
value=BC846
T 53600 47500 5 10 0 1 0 0 1
footprint=SOT23
}
C 54600 47500 1 90 0 EMBEDDEDresistor-small.sym
[
2011-02-06 03:19:57 +00:00
P 54500 48000 54500 47900 1 0 0
{
T 54450 48000 5 8 0 1 90 0 1
pinnumber=2
T 54450 48000 5 8 0 0 90 0 1
pinseq=2
T 54450 48000 5 8 0 1 90 0 1
pinlabel=2
T 54450 48000 5 8 0 1 90 0 1
pintype=pas
}
P 54500 47500 54500 47600 1 0 0
{
T 54450 47600 5 8 0 1 90 0 1
pinnumber=1
T 54450 47600 5 8 0 0 90 0 1
pinseq=1
T 54450 47600 5 8 0 1 90 0 1
pinlabel=1
T 54450 47600 5 8 0 1 90 0 1
pintype=pas
}
B 54450 47600 100 300 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 54250 47900 5 10 0 0 90 0 1
device=RESISTOR
T 54400 47750 8 8 0 1 90 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
T 54250 47900 5 10 0 0 90 0 1
device=RESISTOR
T 54400 47750 5 8 1 1 90 3 1
refdes=R1
T 54600 47750 5 8 1 1 90 5 1
value=1K
T 54600 47500 5 10 0 0 90 0 1
footprint=0603
}
C 55300 47500 1 90 0 EMBEDDEDcapacitor-small.sym
[
P 55100 48000 55100 47900 1 0 0
2011-02-06 02:23:52 +00:00
{
2011-02-06 03:19:57 +00:00
T 55055 47995 5 8 0 1 90 0 1
pinnumber=1
T 55150 47850 5 8 0 1 90 2 1
pinseq=1
T 55105 47845 9 8 0 1 90 6 1
pinlabel=1
T 55100 47800 5 8 0 1 90 8 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55100 47500 55100 47600 1 0 0
{
T 55055 47505 5 8 0 1 90 6 1
pinnumber=2
T 55150 47550 5 8 0 1 90 8 1
pinseq=2
T 55105 47655 9 8 0 1 90 0 1
pinlabel=2
T 55100 47600 5 8 0 1 90 2 1
pintype=pas
}
L 55100 47900 55100 47800 3 0 0 0 -1 -1
L 55100 47700 55100 47600 3 0 0 0 -1 -1
T 54600 47700 5 10 0 0 90 0 1
device=CAPACITOR
T 54950 47750 8 8 0 1 90 3 1
refdes=C?
T 54000 47700 5 10 0 0 90 0 1
description=capacitor
T 54200 47700 5 10 0 0 90 0 1
numslots=0
T 54400 47700 5 10 0 0 90 0 1
symversion=0.1
B 55000 47775 200 25 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
B 55000 47700 200 25 3 0 0 0 -1 -1 1 -1 -1 -1 -1 -1
L 55150 47825 55150 47875 3 0 0 0 -1 -1
L 55125 47850 55175 47850 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
]
{
T 54600 47700 5 10 0 0 90 0 1
device=CAPACITOR
T 54950 47750 5 8 1 1 90 3 1
refdes=C1
T 54400 47700 5 10 0 0 90 0 1
symversion=0.1
T 55250 47750 5 8 1 1 90 5 1
value=10u
T 55300 47500 5 10 0 1 0 0 1
footprint=TANT A
}
2011-02-06 03:19:57 +00:00
C 55500 48000 1 270 0 EMBEDDEDcapacitor-np-small.sym
2011-02-06 02:23:52 +00:00
[
P 55700 48000 55700 47900 1 0 0
{
2011-02-06 03:19:57 +00:00
T 55750 47850 5 8 0 1 270 6 1
pinnumber=1
T 55650 47850 5 8 0 1 270 8 1
pinseq=1
T 55700 47800 9 8 0 1 270 0 1
pinlabel=1
T 55700 47800 5 8 0 1 270 2 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 55700 47500 55700 47600 1 0 0
{
T 55750 47550 5 8 0 1 270 0 1
pinnumber=2
T 55650 47550 5 8 0 1 270 2 1
pinseq=2
T 55700 47600 9 8 0 1 270 6 1
pinlabel=2
T 55700 47600 5 8 0 1 270 8 1
pintype=pas
}
L 55800 47775 55600 47775 3 0 0 0 -1 -1
L 55800 47725 55600 47725 3 0 0 0 -1 -1
L 55700 47600 55700 47725 3 0 0 0 -1 -1
L 55700 47775 55700 47900 3 0 0 0 -1 -1
T 56200 47800 5 10 0 0 270 0 1
device=CAPACITOR
T 55900 47750 8 8 0 1 270 4 1
refdes=C?
T 56800 47800 5 10 0 0 270 0 1
description=capacitor
T 56600 47800 5 10 0 0 270 0 1
numslots=0
T 56400 47800 5 10 0 0 270 0 1
symversion=0.1
2011-02-06 02:23:52 +00:00
]
{
2011-02-06 03:19:57 +00:00
T 56200 47800 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
device=CAPACITOR
T 55500 47750 5 8 1 1 90 4 1
refdes=C2
2011-02-06 03:19:57 +00:00
T 56400 47800 5 10 0 0 270 0 1
2011-02-06 02:23:52 +00:00
symversion=0.1
T 55850 47750 5 8 1 1 90 5 1
value=100n
2011-02-06 03:19:57 +00:00
T 55500 48000 5 10 0 1 180 0 1
2011-02-06 02:23:52 +00:00
footprint=0603
}
N 55700 48200 56600 48200 4
N 55100 48000 55100 48200 4
C 42300 43400 1 0 0 EMBEDDEDSTM32F103TB.sym
[
B 42600 43600 2200 7000 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 42650 50650 9 10 0 1 0 0 1
device=STM32F103RB
T 44600 50650 5 10 0 1 0 0 1
refdes=U?
T 42650 50900 8 10 0 0 0 0 1
footprint=LQFP64_10
T 42650 51100 8 10 0 0 0 0 1
description=32-bit Microcontroller
T 42650 51300 8 10 0 0 0 0 1
numslots=0
P 44800 50400 45100 50400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 50445 5 8 1 1 0 0 1
pinnumber=1
T 45950 50450 5 8 0 0 0 7 1
pinseq=1
T 46750 50450 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 44745 50395 9 8 1 1 0 7 1
pinlabel=VBAT
2011-02-06 02:23:52 +00:00
}
P 42600 43800 42300 43800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 43845 5 8 1 1 0 6 1
pinnumber=4
T 41450 43850 5 8 0 0 0 1 1
pinseq=4
T 40650 43850 5 8 0 0 0 1 1
pintype=io
T 42655 43795 9 8 1 1 0 1 1
pinlabel=PC15
2011-02-06 02:23:52 +00:00
}
P 44800 46200 45100 46200 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44850 46230 5 8 1 1 0 0 1
pinnumber=33
T 45950 46250 5 8 0 0 0 7 1
pinseq=33
T 46750 46250 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44750 46200 9 8 1 1 0 7 1
pinlabel=PB12
2011-02-06 02:23:52 +00:00
}
P 44800 46000 45100 46000 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44850 46030 5 8 1 1 0 0 1
pinnumber=34
T 45950 46050 5 8 0 0 0 7 1
pinseq=34
T 46750 46050 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44750 46000 9 8 1 1 0 7 1
pinlabel=PB13
2011-02-06 02:23:52 +00:00
}
P 44800 45800 45100 45800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44850 45830 5 8 1 1 0 0 1
pinnumber=35
T 45950 45850 5 8 0 0 0 7 1
pinseq=35
T 46750 45850 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44750 45800 9 8 1 1 0 7 1
pinlabel=PB14
2011-02-06 02:23:52 +00:00
}
P 44800 45600 45100 45600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44850 45630 5 8 1 1 0 0 1
pinnumber=36
T 45950 45650 5 8 0 0 0 7 1
pinseq=36
T 46750 45650 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44750 45600 9 8 1 1 0 7 1
pinlabel=PB15
2011-02-06 02:23:52 +00:00
}
P 42600 45600 42300 45600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 45645 5 8 1 1 0 6 1
pinnumber=37
T 41450 45650 5 8 0 0 0 1 1
pinseq=37
T 40650 45650 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 45595 9 8 1 1 0 1 1
pinlabel=PC6
2011-02-06 02:23:52 +00:00
}
P 42600 45400 42300 45400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 45445 5 8 1 1 0 6 1
pinnumber=38
T 41450 45450 5 8 0 0 0 1 1
pinseq=38
T 40650 45450 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 45395 9 8 1 1 0 1 1
pinlabel=PC7
2011-02-06 02:23:52 +00:00
}
P 42600 45200 42300 45200 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 45245 5 8 1 1 0 6 1
pinnumber=39
T 41450 45250 5 8 0 0 0 1 1
pinseq=39
T 40650 45250 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 45195 9 8 1 1 0 1 1
pinlabel=PC8
2011-02-06 02:23:52 +00:00
}
P 42600 45000 42300 45000 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 45045 5 8 1 1 0 6 1
pinnumber=40
T 41450 45050 5 8 0 0 0 1 1
pinseq=40
T 40650 45050 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 44995 9 8 1 1 0 1 1
pinlabel=PC9
2011-02-06 02:23:52 +00:00
}
P 42600 44200 42300 44200 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 44245 5 8 1 1 0 6 1
pinnumber=2
T 41450 44250 5 8 0 0 0 1 1
pinseq=2
T 40650 44250 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 44195 9 8 1 1 0 1 1
pinlabel=PC13
2011-02-06 02:23:52 +00:00
}
P 42600 48800 42300 48800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 48845 5 8 1 1 0 6 1
pinnumber=41
T 41450 48750 5 8 0 0 180 7 1
pinseq=41
T 40650 48750 5 8 0 0 180 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 48795 9 8 1 1 0 1 1
pinlabel=PA8
2011-02-06 02:23:52 +00:00
}
P 42600 48600 42300 48600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 48645 5 8 1 1 0 6 1
pinnumber=42
T 41450 48550 5 8 0 0 180 7 1
pinseq=42
T 40650 48550 5 8 0 0 180 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 48595 9 8 1 1 0 1 1
pinlabel=PA9 UART1_TX
2011-02-06 02:23:52 +00:00
}
P 42600 48400 42300 48400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 48445 5 8 1 1 0 6 1
pinnumber=43
T 41450 48350 5 8 0 0 180 7 1
pinseq=43
T 40650 48350 5 8 0 0 180 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 48395 9 8 1 1 0 1 1
pinlabel=PA10 UART1_RX
2011-02-06 02:23:52 +00:00
}
P 42600 48200 42300 48200 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 48245 5 8 1 1 0 6 1
pinnumber=44
T 41450 48150 5 8 0 0 180 7 1
pinseq=44
T 40650 48150 5 8 0 0 180 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 48195 9 8 1 1 0 1 1
pinlabel=PA11 USB_DM
2011-02-06 02:23:52 +00:00
}
P 42600 48000 42300 48000 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 48045 5 8 1 1 0 6 1
pinnumber=45
T 41450 47950 5 8 0 0 180 7 1
pinseq=45
T 40650 47950 5 8 0 0 180 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 47995 9 8 1 1 0 1 1
pinlabel=PA12 USB_DP
2011-02-06 02:23:52 +00:00
}
P 42600 47800 42300 47800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 47845 5 8 1 1 0 6 1
pinnumber=46
T 41450 47750 5 8 0 0 180 7 1
pinseq=46
T 40650 47750 5 8 0 0 180 7 1
pintype=io
T 42655 47795 9 8 1 1 0 1 1
pinlabel=PA13 JTMS
}
P 42600 44000 42300 44000 1 0 1
{
T 42505 44045 5 8 1 1 0 6 1
pinnumber=3
T 41450 44050 5 8 0 0 0 1 1
pinseq=3
T 40650 44050 5 8 0 0 0 1 1
pintype=io
T 42655 43995 9 8 1 1 0 1 1
pinlabel=PC14
}
P 44800 44200 45100 44200 1 0 1
{
T 44895 44245 5 8 1 1 0 0 1
pinnumber=47
T 45950 44250 5 8 0 0 0 7 1
pinseq=47
T 46750 44250 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 44745 44195 9 8 1 1 0 7 1
pinlabel=VSS_2
2011-02-06 02:23:52 +00:00
}
P 44800 49800 45100 49800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 49845 5 8 1 1 0 0 1
pinnumber=48
T 45950 49850 5 8 0 0 0 7 1
pinseq=48
T 46750 49850 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 44745 49795 9 8 1 1 0 7 1
pinlabel=VDD_2
2011-02-06 02:23:52 +00:00
}
P 44800 45300 45100 45300 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 45345 5 8 1 1 0 0 1
pinnumber=5
T 45950 45350 5 8 0 0 0 7 1
pinseq=5
T 46750 45350 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44745 45295 9 8 1 1 0 7 1
pinlabel=PD0 OSC_IN
2011-02-06 02:23:52 +00:00
}
P 44800 45100 45100 45100 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 45145 5 8 1 1 0 0 1
pinnumber=6
T 45950 45150 5 8 0 0 0 7 1
pinseq=6
T 46750 45150 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44745 45095 9 8 1 1 0 7 1
pinlabel=PD1 OSC_OUT
2011-02-06 02:23:52 +00:00
}
P 44800 49100 45100 49100 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 49145 5 8 1 1 0 0 1
pinnumber=7
T 45950 49150 5 8 0 0 0 7 1
pinseq=7
T 46750 49150 5 8 0 0 0 7 1
pintype=in
T 44745 49095 9 8 1 1 0 7 1
pinlabel=NRST
2011-02-06 02:23:52 +00:00
}
P 42600 46800 42300 46800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 46845 5 8 1 1 0 6 1
pinnumber=8
T 41450 46850 5 8 0 0 0 1 1
pinseq=8
T 40650 46850 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 46795 9 8 1 1 0 1 1
pinlabel=PC0
2011-02-06 02:23:52 +00:00
}
P 42600 46600 42300 46600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 46645 5 8 1 1 0 6 1
pinnumber=9
T 41450 46650 5 8 0 0 0 1 1
pinseq=9
T 40650 46650 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 46595 9 8 1 1 0 1 1
pinlabel=PC1
2011-02-06 02:23:52 +00:00
}
P 42600 46400 42300 46400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 46445 5 8 1 1 0 6 1
pinnumber=10
T 41450 46450 5 8 0 0 0 1 1
pinseq=10
T 40650 46450 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 46395 9 8 1 1 0 1 1
pinlabel=PC2
2011-02-06 02:23:52 +00:00
}
P 42600 46200 42300 46200 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 46245 5 8 1 1 0 6 1
pinnumber=11
T 41450 46250 5 8 0 0 0 1 1
pinseq=11
T 40650 46250 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 46195 9 8 1 1 0 1 1
pinlabel=PC3
2011-02-06 02:23:52 +00:00
}
P 44800 44600 45100 44600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 44645 5 8 1 1 0 0 1
pinnumber=12
T 45950 44650 5 8 0 0 0 7 1
pinseq=12
T 46750 44650 5 8 0 0 0 7 1
pintype=pwr
T 44745 44595 9 8 1 1 0 7 1
pinlabel=VSSA
2011-02-06 02:23:52 +00:00
}
P 44800 50200 45100 50200 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 50245 5 8 1 1 0 0 1
pinnumber=13
T 45950 50250 5 8 0 0 0 7 1
pinseq=13
T 46750 50250 5 8 0 0 0 7 1
pintype=pwr
T 44745 50195 9 8 1 1 0 7 1
pinlabel=VDDA
}
P 42600 50400 42300 50400 1 0 1
{
T 42505 50445 5 8 1 1 0 6 1
pinnumber=14
T 41450 50450 5 8 0 0 0 1 1
pinseq=14
T 40650 50450 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 50395 9 8 1 1 0 1 1
pinlabel=PA0
2011-02-06 02:23:52 +00:00
}
P 42600 50200 42300 50200 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 50245 5 8 1 1 0 6 1
pinnumber=15
T 41450 50250 5 8 0 0 0 1 1
pinseq=15
T 40650 50250 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 50195 9 8 1 1 0 1 1
pinlabel=PA1
2011-02-06 02:23:52 +00:00
}
P 42600 50000 42300 50000 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 50045 5 8 1 1 0 6 1
pinnumber=16
T 41450 50050 5 8 0 0 0 1 1
pinseq=16
T 40650 50050 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 49995 9 8 1 1 0 1 1
pinlabel=PA2
2011-02-06 02:23:52 +00:00
}
P 42600 49800 42300 49800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 49845 5 8 1 1 0 6 1
pinnumber=17
T 41450 49850 5 8 0 0 0 1 1
pinseq=17
T 40650 49850 5 8 0 0 0 1 1
pintype=io
T 42655 49795 9 8 1 1 0 1 1
pinlabel=PA3
2011-02-06 02:23:52 +00:00
}
2011-02-06 03:19:57 +00:00
P 44800 43800 45100 43800 1 0 1
2011-02-06 02:23:52 +00:00
{
2011-02-06 03:19:57 +00:00
T 44895 43845 5 8 1 1 0 0 1
pinnumber=18
T 45950 43850 5 8 0 0 0 7 1
pinseq=18
T 46750 43850 5 8 0 0 0 7 1
pintype=pwr
T 44745 43795 9 8 1 1 0 7 1
pinlabel=VSS_4
2011-02-06 02:23:52 +00:00
}
P 44800 49400 45100 49400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 49445 5 8 1 1 0 0 1
pinnumber=19
T 45950 49450 5 8 0 0 0 7 1
pinseq=19
T 46750 49450 5 8 0 0 0 7 1
pintype=pwr
T 44745 49395 9 8 1 1 0 7 1
pinlabel=VDD_4
2011-02-06 02:23:52 +00:00
}
P 42600 49600 42300 49600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 49645 5 8 1 1 0 6 1
pinnumber=20
T 41450 49650 5 8 0 0 0 1 1
pinseq=20
T 40650 49650 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 49595 9 8 1 1 0 1 1
pinlabel=PA4
2011-02-06 02:23:52 +00:00
}
P 42600 49400 42300 49400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 49445 5 8 1 1 0 6 1
pinnumber=21
T 41450 49450 5 8 0 0 0 1 1
pinseq=21
T 40650 49450 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 49395 9 8 1 1 0 1 1
pinlabel=PA5
2011-02-06 02:23:52 +00:00
}
P 42600 49200 42300 49200 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 49245 5 8 1 1 0 6 1
pinnumber=22
T 41450 49250 5 8 0 0 0 1 1
pinseq=22
T 40650 49250 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 49195 9 8 1 1 0 1 1
pinlabel=PA6
2011-02-06 03:19:57 +00:00
}
P 42600 49000 42300 49000 1 0 1
2011-02-06 03:19:57 +00:00
{
T 42505 49045 5 8 1 1 0 6 1
pinnumber=23
T 41450 49050 5 8 0 0 0 1 1
pinseq=23
T 40650 49050 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 48995 9 8 1 1 0 1 1
pinlabel=PA7
2011-02-06 02:23:52 +00:00
}
P 42600 46000 42300 46000 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 46045 5 8 1 1 0 6 1
pinnumber=24
T 41450 46050 5 8 0 0 0 1 1
pinseq=24
T 40650 46050 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 45995 9 8 1 1 0 1 1
pinlabel=PC4
2011-02-06 02:23:52 +00:00
}
P 42600 45800 42300 45800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 45845 5 8 1 1 0 6 1
pinnumber=25
T 41450 45850 5 8 0 0 0 1 1
pinseq=25
T 40650 45850 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 45795 9 8 1 1 0 1 1
pinlabel=PC5
2011-02-06 02:23:52 +00:00
}
P 44800 48600 45100 48600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44845 48645 5 8 1 1 0 0 1
pinnumber=26
T 45950 48650 5 8 0 0 0 7 1
pinseq=26
T 46750 48650 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44745 48595 9 8 1 1 0 7 1
pinlabel=PB0
2011-02-06 02:23:52 +00:00
}
P 44800 48400 45100 48400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44845 48445 5 8 1 1 0 0 1
pinnumber=27
T 45950 48450 5 8 0 0 0 7 1
pinseq=27
T 46750 48450 5 8 0 0 0 7 1
pintype=io
T 44745 48395 9 8 1 1 0 7 1
pinlabel=PB1
2011-02-06 03:19:57 +00:00
}
P 44800 48200 45100 48200 1 0 1
2011-02-06 03:19:57 +00:00
{
T 44845 48245 5 8 1 1 0 0 1
pinnumber=28
T 45950 48250 5 8 0 0 0 7 1
pinseq=28
T 46750 48250 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44745 48195 9 8 1 1 0 7 1
pinlabel=BOOT1 PB2
2011-02-06 02:23:52 +00:00
}
P 44800 46600 45100 46600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44845 46645 5 8 1 1 0 0 1
pinnumber=29
T 45950 46650 5 8 0 0 0 7 1
pinseq=29
T 46750 46650 5 8 0 0 0 7 1
2011-02-06 03:19:57 +00:00
pintype=io
T 44745 46595 9 8 1 1 0 7 1
pinlabel=PB10
2011-02-06 03:19:57 +00:00
}
P 44800 46400 45100 46400 1 0 1
2011-02-06 03:19:57 +00:00
{
T 44845 46445 5 8 1 1 0 0 1
pinnumber=30
T 45950 46450 5 8 0 0 0 7 1
pinseq=30
T 46750 46450 5 8 0 0 0 7 1
pintype=io
T 44745 46395 9 8 1 1 0 7 1
pinlabel=PB11
2011-02-06 02:23:52 +00:00
}
P 44800 44400 45100 44400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 44445 5 8 1 1 0 0 1
pinnumber=31
T 45950 44450 5 8 0 0 0 7 1
pinseq=31
T 46750 44450 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 44745 44395 9 8 1 1 0 7 1
pinlabel=VSS_1
2011-02-06 02:23:52 +00:00
}
P 44800 50000 45100 50000 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 50045 5 8 1 1 0 0 1
pinnumber=32
T 45950 50050 5 8 0 0 0 7 1
pinseq=32
T 46750 50050 5 8 0 0 0 7 1
pintype=pwr
T 44745 49995 9 8 1 1 0 7 1
pinlabel=VDD_1
2011-02-06 02:23:52 +00:00
}
P 42600 47600 42300 47600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 47645 5 8 1 1 0 6 1
pinnumber=49
T 41450 47650 5 8 0 0 0 1 1
pinseq=49
T 40650 47650 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 47595 9 8 1 1 0 1 1
pinlabel=PA14 JTCK
2011-02-06 02:23:52 +00:00
}
P 42600 47400 42300 47400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 47445 5 8 1 1 0 6 1
pinnumber=50
T 41450 47450 5 8 0 0 0 1 1
pinseq=50
T 40650 47450 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 47395 9 8 1 1 0 1 1
pinlabel=PA15 JTDI
2011-02-06 02:23:52 +00:00
}
P 42600 44800 42300 44800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 44845 5 8 1 1 0 6 1
pinnumber=51
T 41450 44850 5 8 0 0 0 1 1
pinseq=51
T 40650 44850 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 44795 9 8 1 1 0 1 1
pinlabel=PC10
2011-02-06 02:23:52 +00:00
}
P 42600 44600 42300 44600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 44645 5 8 1 1 0 6 1
pinnumber=52
T 41450 44650 5 8 0 0 0 1 1
pinseq=52
T 40650 44650 5 8 0 0 0 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 42655 44595 9 8 1 1 0 1 1
pinlabel=PC11
2011-02-06 02:23:52 +00:00
}
P 42600 44400 42300 44400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 42505 44445 5 8 1 1 0 6 1
pinnumber=53
T 41450 44450 5 8 0 0 0 1 1
pinseq=53
T 40650 44450 5 8 0 0 0 1 1
2011-02-06 03:19:57 +00:00
pintype=io
T 42655 44395 9 8 1 1 0 1 1
pinlabel=PC12
2011-02-06 03:19:57 +00:00
}
P 44800 44900 45100 44900 1 0 1
2011-02-06 03:19:57 +00:00
{
T 44895 44945 5 8 1 1 0 0 1
pinnumber=54
T 45950 44950 5 8 0 0 0 7 1
pinseq=54
T 46750 44950 5 8 0 0 0 7 1
2011-02-06 03:19:57 +00:00
pintype=io
T 44745 44895 9 8 1 1 0 7 1
pinlabel=PD2
2011-02-06 03:19:57 +00:00
}
P 44800 48000 45100 48000 1 0 1
2011-02-06 03:19:57 +00:00
{
T 44850 48030 5 8 1 1 0 0 1
pinnumber=55
T 45950 48050 5 8 0 0 0 7 1
pinseq=55
T 46750 48050 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44750 48000 9 8 1 1 0 7 1
pinlabel=JTDO PB3
2011-02-06 02:23:52 +00:00
}
P 44800 47800 45100 47800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44850 47830 5 8 1 1 0 0 1
pinnumber=56
T 45950 47850 5 8 0 0 0 7 1
pinseq=56
T 46750 47850 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44750 47800 9 8 1 1 0 7 1
pinlabel=NJTRST PB4
2011-02-06 02:23:52 +00:00
}
P 44800 47600 45100 47600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44845 47645 5 8 1 1 0 0 1
pinnumber=57
T 45950 47550 5 8 0 0 180 1 1
pinseq=57
T 46750 47550 5 8 0 0 180 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44745 47595 9 8 1 1 0 7 1
pinlabel=PB5
2011-02-06 02:23:52 +00:00
}
P 44800 47400 45100 47400 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44845 47445 5 8 1 1 0 0 1
pinnumber=58
T 45950 47350 5 8 0 0 180 1 1
pinseq=58
T 46750 47350 5 8 0 0 180 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44745 47395 9 8 1 1 0 7 1
pinlabel=PB6
2011-02-06 02:23:52 +00:00
}
P 44800 47200 45100 47200 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44845 47245 5 8 1 1 0 0 1
pinnumber=59
T 45950 47150 5 8 0 0 180 1 1
pinseq=59
T 46750 47150 5 8 0 0 180 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44745 47195 9 8 1 1 0 7 1
pinlabel=PB7
2011-02-06 02:23:52 +00:00
}
P 44800 48900 45100 48900 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44845 48945 5 8 1 1 0 0 1
pinnumber=60
T 45950 48850 5 8 0 0 180 1 1
pinseq=60
T 46750 48850 5 8 0 0 180 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44745 48895 9 8 1 1 0 7 1
pinlabel=BOOT0
2011-02-06 02:23:52 +00:00
}
P 44800 47000 45100 47000 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44845 47045 5 8 1 1 0 0 1
pinnumber=61
T 45950 46950 5 8 0 0 180 1 1
pinseq=61
T 46750 46950 5 8 0 0 180 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44745 46995 9 8 1 1 0 7 1
pinlabel=PB8
2011-02-06 02:23:52 +00:00
}
P 44800 46800 45100 46800 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44845 46845 5 8 1 1 0 0 1
pinnumber=62
T 45950 46750 5 8 0 0 180 1 1
pinseq=62
T 46750 46750 5 8 0 0 180 1 1
2011-02-06 02:23:52 +00:00
pintype=io
T 44745 46795 9 8 1 1 0 7 1
pinlabel=PB9
2011-02-06 02:23:52 +00:00
}
P 44800 44000 45100 44000 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 44045 5 8 1 1 0 0 1
pinnumber=63
T 45950 44050 5 8 0 0 0 7 1
pinseq=63
T 46750 44050 5 8 0 0 0 7 1
pintype=pwr
T 44745 43995 9 8 1 1 0 7 1
pinlabel=VSS_3
2011-02-06 02:23:52 +00:00
}
P 44800 49600 45100 49600 1 0 1
2011-02-06 02:23:52 +00:00
{
T 44895 49645 5 8 1 1 0 0 1
pinnumber=64
T 45950 49650 5 8 0 0 0 7 1
pinseq=64
T 46750 49650 5 8 0 0 0 7 1
2011-02-06 02:23:52 +00:00
pintype=pwr
T 44745 49595 9 8 1 1 0 7 1
pinlabel=VDD_3
2011-02-06 02:23:52 +00:00
}
]
{
T 42650 50650 5 10 1 1 0 0 1
device=STM32F103RB
T 44600 50650 5 10 1 1 0 0 1
refdes=U4
T 42650 50900 5 10 0 0 0 0 1
footprint=LQFP64_10
}
C 45100 50600 1 0 0 EMBEDDED3.3V-plus-1.sym
[
T 45400 50600 8 8 0 0 0 0 1
net=+3.3V:1
T 45175 50850 9 8 1 0 0 0 1
+3.3V
L 45150 50800 45450 50800 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 45300 50600 45300 50800 1 0 0
{
T 45350 50650 5 6 0 1 0 0 1
pintype=pwr
T 45350 50650 5 6 0 1 0 0 1
pinlabel=1
T 45350 50650 5 6 0 0 0 0 1
pinseq=1
T 45350 50650 5 6 0 1 0 0 1
pinnumber=1
}
]
N 45100 50200 45300 50200 4
N 45300 49400 45300 50600 4
N 45100 50400 45300 50400 4
N 45100 50000 45300 50000 4
N 45100 49800 45300 49800 4
N 45100 49600 45300 49600 4
N 45100 49400 45300 49400 4
C 45200 43300 1 0 0 EMBEDDEDgnd-1.sym
[
T 45500 43350 8 10 0 0 0 0 1
net=GND:1
L 45280 43310 45320 43310 3 0 0 0 -1 -1
L 45255 43350 45345 43350 3 0 0 0 -1 -1
L 45200 43400 45400 43400 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 45300 43400 45300 43600 1 0 1
{
T 45358 43461 5 4 0 1 0 0 1
pintype=pwr
T 45358 43461 5 4 0 1 0 0 1
pinlabel=1
T 45358 43461 5 4 0 0 0 0 1
pinseq=1
T 45358 43461 5 4 0 1 0 0 1
pinnumber=1
}
]
N 45100 44600 45300 44600 4
N 45300 44600 45300 43600 4
N 45100 44400 45300 44400 4
N 45100 44200 45300 44200 4
N 45100 44000 45300 44000 4
N 45100 43800 45300 43800 4
2011-02-06 03:19:57 +00:00
C 45900 45000 1 0 1 EMBEDDEDresistor-small.sym
2011-02-06 02:23:52 +00:00
[
P 45400 45100 45500 45100 1 0 0
{
2011-02-06 03:19:57 +00:00
T 45400 45150 5 8 0 1 0 6 1
pinnumber=2
T 45400 45150 5 8 0 0 0 6 1
pinseq=2
T 45400 45150 5 8 0 1 0 6 1
pinlabel=2
T 45400 45150 5 8 0 1 0 6 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 45900 45100 45800 45100 1 0 0
{
T 45800 45150 5 8 0 1 0 6 1
pinnumber=1
T 45800 45150 5 8 0 0 0 6 1
pinseq=1
T 45800 45150 5 8 0 1 0 6 1
pinlabel=1
T 45800 45150 5 8 0 1 0 6 1
pintype=pas
}
B 45500 45050 300 100 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 45500 45350 5 10 0 0 0 6 1
device=RESISTOR
T 45650 45200 8 8 0 1 0 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
2011-02-06 03:19:57 +00:00
T 45500 45350 5 10 0 0 0 6 1
2011-02-06 02:23:52 +00:00
device=RESISTOR
T 45650 45200 5 8 1 1 0 3 1
refdes=R7
T 45650 45000 5 8 1 1 0 5 1
value=330E
2011-02-06 03:19:57 +00:00
T 45900 45000 5 10 0 0 0 6 1
2011-02-06 02:23:52 +00:00
footprint=0603
}
C 46200 45000 1 0 0 EMBEDDEDresistor-small.sym
[
P 46700 45100 46600 45100 1 0 0
{
T 46700 45150 5 8 0 1 0 0 1
pinnumber=2
T 46700 45150 5 8 0 0 0 0 1
pinseq=2
T 46700 45150 5 8 0 1 0 0 1
pinlabel=2
T 46700 45150 5 8 0 1 0 0 1
pintype=pas
}
P 46200 45100 46300 45100 1 0 0
{
T 46300 45150 5 8 0 1 0 0 1
pinnumber=1
T 46300 45150 5 8 0 0 0 0 1
pinseq=1
T 46300 45150 5 8 0 1 0 0 1
pinlabel=1
T 46300 45150 5 8 0 1 0 0 1
pintype=pas
}
B 46300 45050 300 100 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 46600 45350 5 10 0 0 0 0 1
device=RESISTOR
T 46450 45200 8 8 0 1 0 3 1
refdes=R?
2011-02-06 03:19:57 +00:00
]
2011-02-06 02:23:52 +00:00
{
T 46600 45350 5 10 0 0 0 0 1
device=RESISTOR
2011-02-06 03:19:57 +00:00
T 46450 45200 5 8 1 1 0 3 1
refdes=R6
T 46450 45000 5 8 1 1 0 5 1
value=10M
T 46200 45000 5 10 0 0 0 0 1
footprint=0603
2011-02-06 02:23:52 +00:00
}
C 46200 44300 1 0 0 EMBEDDEDxtal-small.sym
[
2011-02-06 02:23:52 +00:00
P 46200 44500 46300 44500 1 0 0
{
T 46350 44550 5 8 0 1 0 6 1
pinnumber=1
T 46350 44450 5 8 0 1 0 8 1
pinseq=1
T 46400 44500 9 8 0 1 0 0 1
pinlabel=1
T 46400 44500 5 8 0 1 0 2 1
pintype=pas
}
P 46700 44500 46600 44500 1 0 0
{
T 46650 44550 5 8 0 1 0 0 1
pinnumber=2
T 46650 44450 5 8 0 1 0 2 1
pinseq=2
T 46600 44500 9 8 0 1 0 6 1
pinlabel=2
T 46600 44500 5 8 0 1 0 8 1
pintype=pas
}
L 46400 44600 46400 44400 3 0 0 0 -1 -1
L 46500 44600 46500 44400 3 0 0 0 -1 -1
L 46600 44500 46500 44500 3 0 0 0 -1 -1
L 46400 44500 46300 44500 3 0 0 0 -1 -1
T 46400 45000 5 10 0 0 0 0 1
device=CRYSTAL
T 46450 44700 8 8 0 1 0 4 1
refdes=X?
T 46400 45400 5 10 0 0 0 0 1
description=crystal
T 46400 45200 5 10 0 0 0 0 1
numslots=0
B 46425 44425 50 150 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
2011-02-06 02:23:52 +00:00
]
{
T 46400 45000 5 10 0 0 0 0 1
device=CRYSTAL
T 46450 44700 5 8 1 1 0 4 1
refdes=X1
T 46450 44350 5 8 1 1 0 5 1
value=8 MHz
T 46200 44300 5 10 0 0 0 0 1
footprint=AC49-SMD
2011-02-06 02:23:52 +00:00
}
N 45100 45100 45400 45100 4
C 46300 43700 1 90 0 EMBEDDEDcapacitor-np-small.sym
[
2011-02-06 03:19:57 +00:00
P 46100 43700 46100 43800 1 0 0
{
T 46050 43850 5 8 0 1 90 6 1
pinnumber=1
T 46150 43850 5 8 0 1 90 8 1
pinseq=1
T 46100 43900 9 8 0 1 90 0 1
pinlabel=1
T 46100 43900 5 8 0 1 90 2 1
pintype=pas
}
P 46100 44200 46100 44100 1 0 0
{
T 46050 44150 5 8 0 1 90 0 1
pinnumber=2
T 46150 44150 5 8 0 1 90 2 1
pinseq=2
T 46100 44100 9 8 0 1 90 6 1
pinlabel=2
T 46100 44100 5 8 0 1 90 8 1
pintype=pas
}
L 46000 43925 46200 43925 3 0 0 0 -1 -1
L 46000 43975 46200 43975 3 0 0 0 -1 -1
L 46100 44100 46100 43975 3 0 0 0 -1 -1
L 46100 43925 46100 43800 3 0 0 0 -1 -1
T 45600 43900 5 10 0 0 90 0 1
device=CAPACITOR
T 45900 43950 8 8 0 1 90 4 1
refdes=C?
T 45000 43900 5 10 0 0 90 0 1
description=capacitor
T 45200 43900 5 10 0 0 90 0 1
numslots=0
T 45400 43900 5 10 0 0 90 0 1
symversion=0.1
2011-02-06 02:23:52 +00:00
]
{
T 45600 43900 5 10 0 0 90 0 1
device=CAPACITOR
T 45900 43950 5 8 1 1 90 4 1
refdes=C3
T 45400 43900 5 10 0 0 90 0 1
symversion=0.1
T 46250 43950 5 8 1 1 90 5 1
value=18p
T 46300 43700 5 10 0 1 0 0 1
footprint=0603
}
C 47000 43700 1 90 0 EMBEDDEDcapacitor-np-small.sym
[
2011-02-06 03:19:57 +00:00
P 46800 43700 46800 43800 1 0 0
{
T 46750 43850 5 8 0 1 90 6 1
pinnumber=1
T 46850 43850 5 8 0 1 90 8 1
pinseq=1
T 46800 43900 9 8 0 1 90 0 1
pinlabel=1
T 46800 43900 5 8 0 1 90 2 1
pintype=pas
}
P 46800 44200 46800 44100 1 0 0
{
T 46750 44150 5 8 0 1 90 0 1
pinnumber=2
T 46850 44150 5 8 0 1 90 2 1
pinseq=2
T 46800 44100 9 8 0 1 90 6 1
pinlabel=2
T 46800 44100 5 8 0 1 90 8 1
pintype=pas
}
L 46700 43925 46900 43925 3 0 0 0 -1 -1
L 46700 43975 46900 43975 3 0 0 0 -1 -1
L 46800 44100 46800 43975 3 0 0 0 -1 -1
L 46800 43925 46800 43800 3 0 0 0 -1 -1
T 46300 43900 5 10 0 0 90 0 1
device=CAPACITOR
T 46600 43950 8 8 0 1 90 4 1
refdes=C?
T 45700 43900 5 10 0 0 90 0 1
description=capacitor
T 45900 43900 5 10 0 0 90 0 1
numslots=0
T 46100 43900 5 10 0 0 90 0 1
symversion=0.1
2011-02-06 02:23:52 +00:00
]
{
T 46300 43900 5 10 0 0 90 0 1
device=CAPACITOR
T 46600 43950 5 8 1 1 90 4 1
refdes=C4
T 46100 43900 5 10 0 0 90 0 1
symversion=0.1
T 46950 43950 5 8 1 1 90 5 1
value=18p
T 47000 43700 5 10 0 1 0 0 1
footprint=0603
}
N 46100 44200 46100 45100 4
N 46700 45100 46800 45100 4
N 46800 44200 46800 45400 4
C 46000 43400 1 0 0 EMBEDDEDgnd-1.sym
[
T 46300 43450 8 10 0 0 0 0 1
net=GND:1
L 46080 43410 46120 43410 3 0 0 0 -1 -1
L 46055 43450 46145 43450 3 0 0 0 -1 -1
L 46000 43500 46200 43500 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 46100 43500 46100 43700 1 0 1
{
T 46158 43561 5 4 0 1 0 0 1
pintype=pwr
T 46158 43561 5 4 0 1 0 0 1
pinlabel=1
T 46158 43561 5 4 0 0 0 0 1
pinseq=1
T 46158 43561 5 4 0 1 0 0 1
pinnumber=1
}
]
C 46700 43400 1 0 0 EMBEDDEDgnd-1.sym
[
T 47000 43450 8 10 0 0 0 0 1
net=GND:1
L 46780 43410 46820 43410 3 0 0 0 -1 -1
L 46755 43450 46845 43450 3 0 0 0 -1 -1
L 46700 43500 46900 43500 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 46800 43500 46800 43700 1 0 1
{
T 46858 43561 5 4 0 1 0 0 1
pintype=pwr
T 46858 43561 5 4 0 1 0 0 1
pinlabel=1
T 46858 43561 5 4 0 0 0 0 1
pinseq=1
T 46858 43561 5 4 0 1 0 0 1
pinnumber=1
}
]
N 45300 45400 46800 45400 4
N 45100 45300 45300 45300 4
N 45300 45300 45300 45400 4
N 41900 47800 42300 47800 4
N 41900 47600 42300 47600 4
C 41900 47700 1 90 0 EMBEDDEDtestpt.sym
[
T 40800 48100 8 10 0 0 90 0 1
numslots=0
T 41200 48100 8 10 0 0 90 0 1
footprint=none
T 41000 48100 8 10 0 0 90 0 1
device=TESTPOINT
T 41600 47800 8 10 0 1 90 0 1
refdes=TP?
L 41650 47800 41700 47850 3 0 0 0 -1 -1
L 41700 47750 41650 47800 3 0 0 0 -1 -1
L 41750 47800 41700 47850 3 0 0 0 -1 -1
L 41700 47750 41750 47800 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 41900 47800 41750 47800 1 0 0
{
T 41900 47800 5 10 0 1 90 0 1
pinlabel=1
T 41900 47800 5 10 0 1 90 0 1
pintype=io
T 41700 48000 5 10 0 0 90 0 1
pinnumber=1
T 41900 48000 5 10 0 0 90 0 1
pinseq=1
}
]
{
T 41600 47800 5 10 1 1 0 7 1
refdes=TP1
T 41000 48100 5 10 0 0 90 0 1
device=TESTPOINT
T 41200 48100 5 10 0 0 90 0 1
footprint=none
}
N 41900 47400 42300 47400 4
C 41900 47300 1 90 0 EMBEDDEDtestpt.sym
[
T 40800 47700 8 10 0 0 90 0 1
numslots=0
T 41200 47700 8 10 0 0 90 0 1
footprint=none
T 41000 47700 8 10 0 0 90 0 1
device=TESTPOINT
T 41600 47400 8 10 0 1 90 0 1
refdes=TP?
L 41650 47400 41700 47450 3 0 0 0 -1 -1
L 41700 47350 41650 47400 3 0 0 0 -1 -1
L 41750 47400 41700 47450 3 0 0 0 -1 -1
L 41700 47350 41750 47400 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 41900 47400 41750 47400 1 0 0
{
T 41900 47400 5 10 0 1 90 0 1
pinlabel=1
T 41900 47400 5 10 0 1 90 0 1
pintype=io
T 41700 47600 5 10 0 0 90 0 1
pinnumber=1
T 41900 47600 5 10 0 0 90 0 1
pinseq=1
}
]
{
T 41000 47700 5 10 0 0 90 0 1
device=TESTPOINT
T 41200 47700 5 10 0 0 90 0 1
footprint=none
T 41600 47400 5 10 1 1 0 7 1
refdes=TP3
}
C 41900 47500 1 90 0 EMBEDDEDtestpt.sym
[
T 40800 47900 8 10 0 0 90 0 1
numslots=0
T 41200 47900 8 10 0 0 90 0 1
footprint=none
T 41000 47900 8 10 0 0 90 0 1
device=TESTPOINT
T 41600 47600 8 10 0 1 90 0 1
refdes=TP?
L 41650 47600 41700 47650 3 0 0 0 -1 -1
L 41700 47550 41650 47600 3 0 0 0 -1 -1
L 41750 47600 41700 47650 3 0 0 0 -1 -1
L 41700 47550 41750 47600 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 41900 47600 41750 47600 1 0 0
{
T 41900 47600 5 10 0 1 90 0 1
pinlabel=1
T 41900 47600 5 10 0 1 90 0 1
pintype=io
T 41700 47800 5 10 0 0 90 0 1
pinnumber=1
T 41900 47800 5 10 0 0 90 0 1
pinseq=1
}
]
{
T 41600 47600 5 10 1 1 0 7 1
refdes=TP2
T 41000 47900 5 10 0 0 90 0 1
device=TESTPOINT
T 41200 47900 5 10 0 0 90 0 1
2011-02-06 03:19:57 +00:00
footprint=none
}
N 45500 48000 45100 48000 4
C 45500 47900 1 270 1 EMBEDDEDtestpt.sym
[
T 46600 48300 8 10 0 0 90 2 1
numslots=0
T 46200 48300 8 10 0 0 90 2 1
footprint=none
T 46400 48300 8 10 0 0 90 2 1
device=TESTPOINT
T 45800 48000 8 10 0 1 90 2 1
refdes=TP?
L 45750 48000 45700 48050 3 0 0 0 -1 -1
L 45700 47950 45750 48000 3 0 0 0 -1 -1
L 45650 48000 45700 48050 3 0 0 0 -1 -1
L 45700 47950 45650 48000 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 45500 48000 45650 48000 1 0 0
{
T 45500 48000 5 10 0 1 90 2 1
pinlabel=1
T 45500 48000 5 10 0 1 90 2 1
pintype=io
T 45700 48200 5 10 0 0 90 2 1
pinnumber=1
T 45500 48200 5 10 0 0 90 2 1
pinseq=1
}
]
{
T 45800 48000 5 10 1 1 0 1 1
refdes=TP4
T 46400 48300 5 10 0 0 90 2 1
device=TESTPOINT
T 46200 48300 5 10 0 0 90 2 1
footprint=none
}
N 42300 48200 41900 48200 4
{
T 41800 48200 5 10 1 1 0 7 1
netname=USB_DM
}
N 42300 48000 41900 48000 4
{
T 41800 48000 5 10 1 1 0 7 1
netname=USB_DP
}
N 42300 48800 41900 48800 4
{
T 41800 48800 5 10 1 1 0 7 1
netname=USB_PU
}
N 45100 48600 45500 48600 4
{
T 45600 48600 5 10 1 1 0 1 1
netname=xTPWR
}
N 45100 48400 45500 48400 4
{
T 45600 48400 5 10 1 1 0 1 1
netname=xnTRST
}
N 42300 50000 41900 50000 4
{
T 41800 50000 5 10 1 1 0 7 1
netname=xnSRST_OUT
}
N 42300 49800 41900 49800 4
{
T 41800 49800 5 10 1 1 0 7 1
netname=xTDI
}
N 42300 49600 41900 49600 4
{
T 41800 49600 5 10 1 1 0 7 1
netname=xTMS
}
N 42300 49400 41900 49400 4
{
T 41800 49400 5 10 1 1 0 7 1
netname=xTCK
}
N 42300 49200 41900 49200 4
{
T 41800 49200 5 10 1 1 0 7 1
netname=xTDO
}
N 42300 49000 41900 49000 4
{
T 41800 49000 5 10 1 1 0 7 1
netname=xnSRST
}
N 45100 48200 45500 48200 4
{
T 45600 48200 5 10 1 1 0 1 1
netname=LED0
}
N 45100 46600 45500 46600 4
{
T 45600 46600 5 10 1 1 0 1 1
netname=LED1
}
N 45100 46400 45500 46400 4
{
T 45600 46400 5 10 1 1 0 1 1
netname=LED2
}
N 42300 48600 41900 48600 4
{
T 41800 48600 5 10 1 1 0 7 1
netname=U1TX
}
N 42300 48400 41900 48400 4
{
T 41800 48400 5 10 1 1 0 7 1
netname=U1RX
}
N 45100 47800 46900 47800 4
C 46700 47800 1 0 0 EMBEDDED3.3V-plus-1.sym
[
T 47000 47800 8 8 0 0 0 0 1
net=+3.3V:1
T 46775 48050 9 8 1 0 0 0 1
+3.3V
L 46750 48000 47050 48000 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 46900 47800 46900 48000 1 0 0
{
T 46950 47850 5 6 0 1 0 0 1
pintype=pwr
T 46950 47850 5 6 0 1 0 0 1
pinlabel=1
T 46950 47850 5 6 0 0 0 0 1
pinseq=1
T 46950 47850 5 6 0 1 0 0 1
pinnumber=1
}
]
N 45100 46200 46700 46200 4
C 46600 46400 1 90 0 EMBEDDEDresistor-small.sym
[
2011-02-06 03:19:57 +00:00
P 46500 46900 46500 46800 1 0 0
{
T 46450 46900 5 8 0 1 90 0 1
pinnumber=2
T 46450 46900 5 8 0 0 90 0 1
pinseq=2
T 46450 46900 5 8 0 1 90 0 1
pinlabel=2
T 46450 46900 5 8 0 1 90 0 1
pintype=pas
}
P 46500 46400 46500 46500 1 0 0
{
T 46450 46500 5 8 0 1 90 0 1
pinnumber=1
T 46450 46500 5 8 0 0 90 0 1
pinseq=1
T 46450 46500 5 8 0 1 90 0 1
pinlabel=1
T 46450 46500 5 8 0 1 90 0 1
pintype=pas
}
B 46450 46500 100 300 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 46250 46800 5 10 0 0 90 0 1
device=RESISTOR
T 46400 46650 8 8 0 1 90 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
T 46250 46800 5 10 0 0 90 0 1
device=RESISTOR
T 46400 46650 5 8 1 1 90 3 1
refdes=R14
T 46600 46650 5 8 1 1 90 5 1
value=1K
T 46600 46400 5 10 0 0 90 0 1
footprint=0603
}
C 46300 46900 1 0 0 EMBEDDED3.3V-plus-1.sym
[
T 46600 46900 8 8 0 0 0 0 1
net=+3.3V:1
T 46375 47150 9 8 1 0 0 0 1
+3.3V
L 46350 47100 46650 47100 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 46500 46900 46500 47100 1 0 0
{
T 46550 46950 5 6 0 1 0 0 1
pintype=pwr
T 46550 46950 5 6 0 1 0 0 1
pinlabel=1
T 46550 46950 5 6 0 0 0 0 1
pinseq=1
T 46550 46950 5 6 0 1 0 0 1
pinnumber=1
}
]
C 45900 49300 1 90 0 EMBEDDEDresistor-small.sym
[
2011-02-06 03:19:57 +00:00
P 45800 49800 45800 49700 1 0 0
{
T 45750 49800 5 8 0 1 90 0 1
pinnumber=2
T 45750 49800 5 8 0 0 90 0 1
pinseq=2
T 45750 49800 5 8 0 1 90 0 1
pinlabel=2
T 45750 49800 5 8 0 1 90 0 1
pintype=pas
}
P 45800 49300 45800 49400 1 0 0
{
T 45750 49400 5 8 0 1 90 0 1
pinnumber=1
T 45750 49400 5 8 0 0 90 0 1
pinseq=1
T 45750 49400 5 8 0 1 90 0 1
pinlabel=1
T 45750 49400 5 8 0 1 90 0 1
pintype=pas
}
B 45750 49400 100 300 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 45550 49700 5 10 0 0 90 0 1
device=RESISTOR
T 45700 49550 8 8 0 1 90 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
T 45550 49700 5 10 0 0 90 0 1
device=RESISTOR
T 45700 49550 5 8 1 1 90 3 1
refdes=R5
T 45900 49550 5 8 1 1 90 5 1
value=1K
T 45900 49300 5 10 0 0 90 0 1
footprint=0603
}
N 45100 49100 45800 49100 4
N 45800 49100 45800 49300 4
C 45600 49800 1 0 0 EMBEDDED3.3V-plus-1.sym
[
T 45900 49800 8 8 0 0 0 0 1
net=+3.3V:1
T 45675 50050 9 8 1 0 0 0 1
+3.3V
L 45650 50000 45950 50000 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 45800 49800 45800 50000 1 0 0
{
T 45850 49850 5 6 0 1 0 0 1
pintype=pwr
T 45850 49850 5 6 0 1 0 0 1
pinlabel=1
T 45850 49850 5 6 0 0 0 0 1
pinseq=1
T 45850 49850 5 6 0 1 0 0 1
pinnumber=1
}
]
2011-02-06 03:19:57 +00:00
C 47100 48800 1 0 1 EMBEDDEDresistor-small.sym
2011-02-06 02:23:52 +00:00
[
P 46600 48900 46700 48900 1 0 0
{
2011-02-06 03:19:57 +00:00
T 46600 48950 5 8 0 1 0 6 1
pinnumber=2
T 46600 48950 5 8 0 0 0 6 1
pinseq=2
T 46600 48950 5 8 0 1 0 6 1
pinlabel=2
T 46600 48950 5 8 0 1 0 6 1
2011-02-06 02:23:52 +00:00
pintype=pas
}
P 47100 48900 47000 48900 1 0 0
{
T 47000 48950 5 8 0 1 0 6 1
pinnumber=1
T 47000 48950 5 8 0 0 0 6 1
pinseq=1
T 47000 48950 5 8 0 1 0 6 1
pinlabel=1
T 47000 48950 5 8 0 1 0 6 1
pintype=pas
}
B 46700 48850 300 100 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 46700 49150 5 10 0 0 0 6 1
device=RESISTOR
T 46850 49000 8 8 0 1 0 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
2011-02-06 03:19:57 +00:00
T 46700 49150 5 10 0 0 0 6 1
2011-02-06 02:23:52 +00:00
device=RESISTOR
T 46850 49000 5 8 1 1 0 3 1
refdes=R13
T 46850 48800 5 8 1 1 0 5 1
value=10K
2011-02-06 03:19:57 +00:00
T 47100 48800 5 10 0 0 0 6 1
2011-02-06 02:23:52 +00:00
footprint=0603
}
N 45100 48900 46600 48900 4
C 47200 48600 1 0 0 EMBEDDEDgnd-1.sym
[
T 47500 48650 8 10 0 0 0 0 1
net=GND:1
L 47280 48610 47320 48610 3 0 0 0 -1 -1
L 47255 48650 47345 48650 3 0 0 0 -1 -1
L 47200 48700 47400 48700 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 47300 48700 47300 48900 1 0 1
{
T 47358 48761 5 4 0 1 0 0 1
pintype=pwr
T 47358 48761 5 4 0 1 0 0 1
pinlabel=1
T 47358 48761 5 4 0 0 0 0 1
pinseq=1
T 47358 48761 5 4 0 1 0 0 1
pinnumber=1
}
]
N 47100 48900 47300 48900 4
C 46500 49300 1 90 0 EMBEDDEDresistor-small.sym
[
2011-02-06 03:19:57 +00:00
P 46400 49800 46400 49700 1 0 0
{
T 46350 49800 5 8 0 1 90 0 1
pinnumber=2
T 46350 49800 5 8 0 0 90 0 1
pinseq=2
T 46350 49800 5 8 0 1 90 0 1
pinlabel=2
T 46350 49800 5 8 0 1 90 0 1
pintype=pas
}
P 46400 49300 46400 49400 1 0 0
{
T 46350 49400 5 8 0 1 90 0 1
pinnumber=1
T 46350 49400 5 8 0 0 90 0 1
pinseq=1
T 46350 49400 5 8 0 1 90 0 1
pinlabel=1
T 46350 49400 5 8 0 1 90 0 1
pintype=pas
}
B 46350 49400 100 300 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 46150 49700 5 10 0 0 90 0 1
device=RESISTOR
T 46300 49550 8 8 0 1 90 3 1
refdes=R?
2011-02-06 02:23:52 +00:00
]
{
T 46150 49700 5 10 0 0 90 0 1
device=RESISTOR
T 46300 49550 5 8 1 1 90 3 1
refdes=R12
T 46500 49550 5 8 1 1 90 5 1
value=1K
T 46500 49300 5 10 0 0 90 0 1
footprint=0603
}
N 46400 49300 46400 48900 4
N 46400 49800 46400 50000 4
N 46400 50000 46600 50000 4
{
T 46700 50000 5 10 1 1 0 1 1
netname=BOOT0
}
2011-02-06 03:19:57 +00:00
C 47300 46200 1 0 1 EMBEDDEDswitch-pushbutton-no.sym
2011-02-06 02:23:52 +00:00
[
T 47000 46500 8 8 0 1 0 3 1
refdes=S?
2011-02-06 03:19:57 +00:00
P 47300 46200 47200 46200 1 0 0
{
T 47250 46250 5 8 0 1 0 6 1
pinnumber=1
T 47250 46250 5 8 0 0 0 6 1
pinseq=1
T 47250 46250 5 8 0 1 0 6 1
pinlabel=1
T 47250 46250 5 8 0 1 0 6 1
pintype=pas
}
P 46800 46200 46700 46200 1 0 1
{
T 46800 46250 5 8 0 1 0 6 1
pinnumber=2
T 46800 46250 5 8 0 0 0 6 1
pinseq=2
T 46800 46250 5 8 0 1 0 6 1
pinlabel=2
T 46800 46250 5 8 0 1 0 6 1
pintype=pas
}
L 47200 46200 47100 46200 3 0 0 0 -1 -1
L 46800 46200 46900 46200 3 0 0 0 -1 -1
L 47100 46300 46900 46300 3 0 0 0 -1 -1
V 47086 46200 14 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
V 46913 46200 14 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
L 47025 46450 46975 46450 3 0 0 0 -1 -1
L 47025 46400 46975 46400 3 0 0 0 -1 -1
L 47025 46400 47000 46350 3 0 0 0 -1 -1
L 46975 46400 47000 46350 3 0 0 0 -1 -1
L 47000 46400 47000 46450 3 0 0 0 -1 -1
L 47000 46350 47000 46300 3 0 0 0 -1 -1
T 46900 46800 8 10 0 0 0 6 1
device=SWITCH_PUSHBUTTON_NO
2011-02-06 02:23:52 +00:00
]
{
T 47000 46150 5 8 1 1 0 5 1
refdes=S1
2011-02-06 03:19:57 +00:00
T 46900 46800 5 10 0 0 0 6 1
2011-02-06 02:23:52 +00:00
device=SWITCH_PUSHBUTTON_NO
T 47300 46200 5 10 0 0 0 0 1
value=101-TS3724T1600-EV
2011-02-06 02:23:52 +00:00
}
C 47400 45900 1 0 0 EMBEDDEDgnd-1.sym
[
T 47700 45950 8 10 0 0 0 0 1
net=GND:1
L 47480 45910 47520 45910 3 0 0 0 -1 -1
L 47455 45950 47545 45950 3 0 0 0 -1 -1
L 47400 46000 47600 46000 3 0 0 0 -1 -1
2011-02-06 02:23:52 +00:00
P 47500 46000 47500 46200 1 0 1
{
T 47558 46061 5 4 0 1 0 0 1
pintype=pwr
T 47558 46061 5 4 0 1 0 0 1
pinlabel=1
T 47558 46061 5 4 0 0 0 0 1
pinseq=1
T 47558 46061 5 4 0 1 0 0 1
pinnumber=1
}
]
N 47300 46200 47500 46200 4
N 46500 46400 46500 46200 4
C 57300 48100 1 90 0 EMBEDDEDjumper.sym
[
2011-02-06 03:19:57 +00:00
P 56600 48200 56700 48200 1 0 0
{
T 56650 48250 5 8 0 1 90 0 1
pinnumber=2
T 56650 48250 5 8 0 0 90 0 1
pinseq=2
T 56650 48250 5 8 0 1 90 0 1
pinlabel=2
T 56650 48250 5 8 0 1 90 0 1
pintype=pas
}
P 57200 48200 57100 48200 1 0 0
{
T 57250 48250 5 8 0 1 90 0 1
pinnumber=1
T 57250 48250 5 8 0 0 90 0 1
pinseq=1
T 57250 48250 5 8 0 1 90 0 1
pinlabel=1
T 57250 48250 5 8 0 1 90 0 1
pintype=pas
}
V 56800 48200 50 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
V 57000 48200 50 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
B 56700 48100 400 200 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
T 56800 48400 5 8 0 0 90 0 1
device=JUMPER
T 56900 48350 8 10 0 1 90 1 1
refdes=J?
2011-02-06 02:23:52 +00:00
]
{
T 56800 48400 5 8 0 0 90 0 1
device=JUMPER
T 56900 48350 5 10 1 1 0 3 1
refdes=J3
}
2011-02-06 03:19:57 +00:00
N 46200 44500 46100 44500 4
N 57600 48200 57200 48200 4
N 46700 44500 46800 44500 4
N 45900 45100 46200 45100 4
N 52400 53300 52400 53200 4
N 55900 53800 55900 53900 4
N 55200 53800 55200 53900 4
N 53800 53300 53800 53200 4